1 // SPDX-License-Identifier: GPL-2.0-only
3 * cobalt driver initialization and card probing
5 * Derived from cx18-driver.c
7 * Copyright 2012-2015 Cisco Systems, Inc. and/or its affiliates.
11 #include <linux/bitfield.h>
12 #include <linux/delay.h>
13 #include <media/i2c/adv7604.h>
14 #include <media/i2c/adv7842.h>
15 #include <media/i2c/adv7511.h>
16 #include <media/v4l2-event.h>
17 #include <media/v4l2-ctrls.h>
19 #include "cobalt-driver.h"
20 #include "cobalt-irq.h"
21 #include "cobalt-i2c.h"
22 #include "cobalt-v4l2.h"
23 #include "cobalt-flash.h"
24 #include "cobalt-alsa.h"
25 #include "cobalt-omnitek.h"
27 /* add your revision and whatnot here */
28 static const struct pci_device_id cobalt_pci_tbl
[] = {
29 {PCI_VENDOR_ID_CISCO
, PCI_DEVICE_ID_COBALT
,
30 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, 0},
34 MODULE_DEVICE_TABLE(pci
, cobalt_pci_tbl
);
36 static atomic_t cobalt_instance
= ATOMIC_INIT(0);
39 module_param_named(debug
, cobalt_debug
, int, 0644);
40 MODULE_PARM_DESC(debug
, "Debug level. Default: 0\n");
42 int cobalt_ignore_err
;
43 module_param_named(ignore_err
, cobalt_ignore_err
, int, 0644);
44 MODULE_PARM_DESC(ignore_err
,
45 "If set then ignore missing i2c adapters/receivers. Default: 0\n");
47 MODULE_AUTHOR("Hans Verkuil <hansverk@cisco.com> & Morten Hestnes");
48 MODULE_DESCRIPTION("cobalt driver");
49 MODULE_LICENSE("GPL");
51 static u8 edid
[256] = {
52 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00,
53 0x50, 0x21, 0x32, 0x27, 0x00, 0x00, 0x00, 0x00,
54 0x22, 0x1a, 0x01, 0x03, 0x80, 0x30, 0x1b, 0x78,
55 0x0f, 0xee, 0x91, 0xa3, 0x54, 0x4c, 0x99, 0x26,
56 0x0f, 0x50, 0x54, 0x2f, 0xcf, 0x00, 0x31, 0x59,
57 0x45, 0x59, 0x61, 0x59, 0x81, 0x99, 0x01, 0x01,
58 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x02, 0x3a,
59 0x80, 0x18, 0x71, 0x38, 0x2d, 0x40, 0x58, 0x2c,
60 0x45, 0x00, 0xe0, 0x0e, 0x11, 0x00, 0x00, 0x1e,
61 0x00, 0x00, 0x00, 0xfd, 0x00, 0x18, 0x55, 0x18,
62 0x5e, 0x11, 0x00, 0x0a, 0x20, 0x20, 0x20, 0x20,
63 0x20, 0x20, 0x00, 0x00, 0x00, 0xfc, 0x00, 0x63,
64 0x6f, 0x62, 0x61, 0x6c, 0x74, 0x0a, 0x20, 0x20,
65 0x20, 0x20, 0x20, 0x20, 0x00, 0x00, 0x00, 0x10,
66 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
67 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01, 0x9d,
69 0x02, 0x03, 0x1f, 0xf1, 0x4a, 0x10, 0x1f, 0x04,
70 0x13, 0x22, 0x21, 0x20, 0x02, 0x11, 0x01, 0x23,
71 0x09, 0x07, 0x07, 0x68, 0x03, 0x0c, 0x00, 0x10,
72 0x00, 0x00, 0x22, 0x0f, 0xe2, 0x00, 0xca, 0x00,
73 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
74 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
75 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
76 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
77 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
78 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
79 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
80 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
81 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
82 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
83 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
84 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x46,
87 static void cobalt_set_interrupt(struct cobalt
*cobalt
, bool enable
)
90 unsigned irqs
= COBALT_SYSSTAT_VI0_INT1_MSK
|
91 COBALT_SYSSTAT_VI1_INT1_MSK
|
92 COBALT_SYSSTAT_VI2_INT1_MSK
|
93 COBALT_SYSSTAT_VI3_INT1_MSK
|
94 COBALT_SYSSTAT_VI0_INT2_MSK
|
95 COBALT_SYSSTAT_VI1_INT2_MSK
|
96 COBALT_SYSSTAT_VI2_INT2_MSK
|
97 COBALT_SYSSTAT_VI3_INT2_MSK
|
98 COBALT_SYSSTAT_VI0_LOST_DATA_MSK
|
99 COBALT_SYSSTAT_VI1_LOST_DATA_MSK
|
100 COBALT_SYSSTAT_VI2_LOST_DATA_MSK
|
101 COBALT_SYSSTAT_VI3_LOST_DATA_MSK
|
102 COBALT_SYSSTAT_AUD_IN_LOST_DATA_MSK
;
104 if (cobalt
->have_hsma_rx
)
105 irqs
|= COBALT_SYSSTAT_VIHSMA_INT1_MSK
|
106 COBALT_SYSSTAT_VIHSMA_INT2_MSK
|
107 COBALT_SYSSTAT_VIHSMA_LOST_DATA_MSK
;
109 if (cobalt
->have_hsma_tx
)
110 irqs
|= COBALT_SYSSTAT_VOHSMA_INT1_MSK
|
111 COBALT_SYSSTAT_VOHSMA_LOST_DATA_MSK
|
112 COBALT_SYSSTAT_AUD_OUT_LOST_DATA_MSK
;
113 /* Clear any existing interrupts */
114 cobalt_write_bar1(cobalt
, COBALT_SYS_STAT_EDGE
, 0xffffffff);
115 /* PIO Core interrupt mask register.
116 Enable ADV7604 INT1 interrupts */
117 cobalt_write_bar1(cobalt
, COBALT_SYS_STAT_MASK
, irqs
);
119 /* Disable all ADV7604 interrupts */
120 cobalt_write_bar1(cobalt
, COBALT_SYS_STAT_MASK
, 0);
124 static unsigned cobalt_get_sd_nr(struct v4l2_subdev
*sd
)
126 struct cobalt
*cobalt
= to_cobalt(sd
->v4l2_dev
);
129 for (i
= 0; i
< COBALT_NUM_NODES
; i
++)
130 if (sd
== cobalt
->streams
[i
].sd
)
132 cobalt_err("Invalid adv7604 subdev pointer!\n");
136 static void cobalt_notify(struct v4l2_subdev
*sd
,
137 unsigned int notification
, void *arg
)
139 struct cobalt
*cobalt
= to_cobalt(sd
->v4l2_dev
);
140 unsigned sd_nr
= cobalt_get_sd_nr(sd
);
141 struct cobalt_stream
*s
= &cobalt
->streams
[sd_nr
];
142 bool hotplug
= arg
? *((int *)arg
) : false;
147 switch (notification
) {
148 case ADV76XX_HOTPLUG
:
149 cobalt_s_bit_sysctrl(cobalt
,
150 COBALT_SYS_CTRL_HPD_TO_CONNECTOR_BIT(sd_nr
), hotplug
);
151 cobalt_dbg(1, "Set hotplug for adv %d to %d\n", sd_nr
, hotplug
);
153 case V4L2_DEVICE_NOTIFY_EVENT
:
154 cobalt_dbg(1, "Format changed for adv %d\n", sd_nr
);
155 v4l2_event_queue(&s
->vdev
, arg
);
162 static int get_payload_size(u16 code
)
176 static const char *get_link_speed(u16 stat
)
178 switch (stat
& PCI_EXP_LNKSTA_CLS
) {
179 case 1: return "2.5 Gbit/s";
180 case 2: return "5 Gbit/s";
181 case 3: return "10 Gbit/s";
183 return "Unknown speed";
186 void cobalt_pcie_status_show(struct cobalt
*cobalt
)
188 struct pci_dev
*pci_dev
= cobalt
->pci_dev
;
189 struct pci_dev
*pci_bus_dev
= cobalt
->pci_dev
->bus
->self
;
193 if (!pci_is_pcie(pci_dev
) || !pci_is_pcie(pci_bus_dev
))
197 pcie_capability_read_dword(pci_dev
, PCI_EXP_DEVCAP
, &capa
);
198 pcie_capability_read_word(pci_dev
, PCI_EXP_DEVCTL
, &ctrl
);
199 pcie_capability_read_word(pci_dev
, PCI_EXP_DEVSTA
, &stat
);
200 cobalt_info("PCIe device capability 0x%08x: Max payload %d\n",
201 capa
, get_payload_size(capa
& PCI_EXP_DEVCAP_PAYLOAD
));
202 cobalt_info("PCIe device control 0x%04x: Max payload %d. Max read request %d\n",
204 get_payload_size((ctrl
& PCI_EXP_DEVCTL_PAYLOAD
) >> 5),
205 get_payload_size((ctrl
& PCI_EXP_DEVCTL_READRQ
) >> 12));
206 cobalt_info("PCIe device status 0x%04x\n", stat
);
209 pcie_capability_read_dword(pci_dev
, PCI_EXP_LNKCAP
, &capa
);
210 pcie_capability_read_word(pci_dev
, PCI_EXP_LNKCTL
, &ctrl
);
211 pcie_capability_read_word(pci_dev
, PCI_EXP_LNKSTA
, &stat
);
212 cobalt_info("PCIe link capability 0x%08x: %s per lane and %u lanes\n",
213 capa
, get_link_speed(capa
),
214 FIELD_GET(PCI_EXP_LNKCAP_MLW
, capa
));
215 cobalt_info("PCIe link control 0x%04x\n", ctrl
);
216 cobalt_info("PCIe link status 0x%04x: %s per lane and %u lanes\n",
217 stat
, get_link_speed(stat
),
218 FIELD_GET(PCI_EXP_LNKSTA_NLW
, stat
));
221 pcie_capability_read_dword(pci_bus_dev
, PCI_EXP_LNKCAP
, &capa
);
222 cobalt_info("PCIe bus link capability 0x%08x: %s per lane and %u lanes\n",
223 capa
, get_link_speed(capa
),
224 FIELD_GET(PCI_EXP_LNKCAP_MLW
, capa
));
227 pcie_capability_read_dword(pci_dev
, PCI_EXP_SLTCAP
, &capa
);
228 pcie_capability_read_word(pci_dev
, PCI_EXP_SLTCTL
, &ctrl
);
229 pcie_capability_read_word(pci_dev
, PCI_EXP_SLTSTA
, &stat
);
230 cobalt_info("PCIe slot capability 0x%08x\n", capa
);
231 cobalt_info("PCIe slot control 0x%04x\n", ctrl
);
232 cobalt_info("PCIe slot status 0x%04x\n", stat
);
235 static unsigned pcie_link_get_lanes(struct cobalt
*cobalt
)
237 struct pci_dev
*pci_dev
= cobalt
->pci_dev
;
240 if (!pci_is_pcie(pci_dev
))
242 pcie_capability_read_word(pci_dev
, PCI_EXP_LNKSTA
, &link
);
243 return FIELD_GET(PCI_EXP_LNKSTA_NLW
, link
);
246 static unsigned pcie_bus_link_get_lanes(struct cobalt
*cobalt
)
248 struct pci_dev
*pci_dev
= cobalt
->pci_dev
->bus
->self
;
251 if (!pci_is_pcie(pci_dev
))
253 pcie_capability_read_dword(pci_dev
, PCI_EXP_LNKCAP
, &link
);
254 return FIELD_GET(PCI_EXP_LNKCAP_MLW
, link
);
257 static void msi_config_show(struct cobalt
*cobalt
, struct pci_dev
*pci_dev
)
262 pci_read_config_word(pci_dev
, 0x52, &ctrl
);
263 cobalt_info("MSI %s\n", ctrl
& 1 ? "enable" : "disable");
264 cobalt_info("MSI multiple message: Capable %u. Enable %u\n",
265 (1 << ((ctrl
>> 1) & 7)), (1 << ((ctrl
>> 4) & 7)));
267 cobalt_info("MSI: 64-bit address capable\n");
268 pci_read_config_dword(pci_dev
, 0x54, &adrs_l
);
269 pci_read_config_dword(pci_dev
, 0x58, &adrs_h
);
270 pci_read_config_word(pci_dev
, 0x5c, &data
);
272 cobalt_info("MSI: Address 0x%08x%08x. Data 0x%04x\n",
273 adrs_h
, adrs_l
, data
);
275 cobalt_info("MSI: Address 0x%08x. Data 0x%04x\n",
279 static void cobalt_pci_iounmap(struct cobalt
*cobalt
, struct pci_dev
*pci_dev
)
282 pci_iounmap(pci_dev
, cobalt
->bar0
);
286 pci_iounmap(pci_dev
, cobalt
->bar1
);
291 static void cobalt_free_msi(struct cobalt
*cobalt
, struct pci_dev
*pci_dev
)
293 free_irq(pci_dev
->irq
, (void *)cobalt
);
294 pci_free_irq_vectors(pci_dev
);
297 static int cobalt_setup_pci(struct cobalt
*cobalt
, struct pci_dev
*pci_dev
,
298 const struct pci_device_id
*pci_id
)
303 cobalt_dbg(1, "enabling pci device\n");
305 ret
= pci_enable_device(pci_dev
);
307 cobalt_err("can't enable device\n");
310 pci_set_master(pci_dev
);
311 pci_read_config_byte(pci_dev
, PCI_CLASS_REVISION
, &cobalt
->card_rev
);
312 pci_read_config_word(pci_dev
, PCI_DEVICE_ID
, &cobalt
->device_id
);
314 switch (cobalt
->device_id
) {
315 case PCI_DEVICE_ID_COBALT
:
316 cobalt_info("PCI Express interface from Omnitek\n");
319 cobalt_info("PCI Express interface provider is unknown!\n");
323 if (pcie_link_get_lanes(cobalt
) != 8) {
324 cobalt_warn("PCI Express link width is %d lanes.\n",
325 pcie_link_get_lanes(cobalt
));
326 if (pcie_bus_link_get_lanes(cobalt
) < 8)
327 cobalt_warn("The current slot only supports %d lanes, for best performance 8 are needed\n",
328 pcie_bus_link_get_lanes(cobalt
));
329 if (pcie_link_get_lanes(cobalt
) != pcie_bus_link_get_lanes(cobalt
)) {
330 cobalt_err("The card is most likely not seated correctly in the PCIe slot\n");
336 if (dma_set_mask(&pci_dev
->dev
, DMA_BIT_MASK(64))) {
337 ret
= dma_set_mask(&pci_dev
->dev
, DMA_BIT_MASK(32));
339 cobalt_err("no suitable DMA available\n");
344 ret
= pci_request_regions(pci_dev
, "cobalt");
346 cobalt_err("error requesting regions\n");
350 cobalt_pcie_status_show(cobalt
);
352 cobalt
->bar0
= pci_iomap(pci_dev
, 0, 0);
353 cobalt
->bar1
= pci_iomap(pci_dev
, 1, 0);
354 if (cobalt
->bar1
== NULL
) {
355 cobalt
->bar1
= pci_iomap(pci_dev
, 2, 0);
356 cobalt_info("64-bit BAR\n");
358 if (!cobalt
->bar0
|| !cobalt
->bar1
) {
363 /* Reset the video inputs before enabling any interrupts */
364 ctrl
= cobalt_read_bar1(cobalt
, COBALT_SYS_CTRL_BASE
);
365 cobalt_write_bar1(cobalt
, COBALT_SYS_CTRL_BASE
, ctrl
& ~0xf00);
367 /* Disable interrupts to prevent any spurious interrupts
368 from being generated. */
369 cobalt_set_interrupt(cobalt
, false);
371 if (pci_alloc_irq_vectors(pci_dev
, 1, 1, PCI_IRQ_MSI
) < 1) {
372 cobalt_err("Could not enable MSI\n");
376 msi_config_show(cobalt
, pci_dev
);
379 if (request_irq(pci_dev
->irq
, cobalt_irq_handler
, IRQF_SHARED
,
380 cobalt
->v4l2_dev
.name
, (void *)cobalt
)) {
381 cobalt_err("Failed to register irq %d\n", pci_dev
->irq
);
386 omni_sg_dma_init(cobalt
);
390 pci_disable_msi(pci_dev
);
393 cobalt_pci_iounmap(cobalt
, pci_dev
);
394 pci_release_regions(pci_dev
);
397 pci_disable_device(cobalt
->pci_dev
);
401 static int cobalt_hdl_info_get(struct cobalt
*cobalt
)
405 for (i
= 0; i
< COBALT_HDL_INFO_SIZE
; i
++)
406 cobalt
->hdl_info
[i
] =
407 ioread8(cobalt
->bar1
+ COBALT_HDL_INFO_BASE
+ i
);
408 cobalt
->hdl_info
[COBALT_HDL_INFO_SIZE
- 1] = '\0';
409 if (strstr(cobalt
->hdl_info
, COBALT_HDL_SEARCH_STR
))
415 static void cobalt_stream_struct_init(struct cobalt
*cobalt
)
419 for (i
= 0; i
< COBALT_NUM_STREAMS
; i
++) {
420 struct cobalt_stream
*s
= &cobalt
->streams
[i
];
425 s
->is_output
= false;
428 /* The Memory DMA channels will always get a lower channel
429 * number than the FIFO DMA. Video input should map to the
430 * stream 0-3. The other can use stream struct from 4 and
432 if (i
<= COBALT_HSMA_IN_NODE
) {
433 s
->dma_channel
= i
+ cobalt
->first_fifo_channel
;
434 s
->video_channel
= i
;
436 COBALT_SYSSTAT_VI0_LOST_DATA_MSK
<< (4 * i
);
438 COBALT_SYSSTAT_VI0_INT1_MSK
<< (4 * i
);
439 } else if (i
>= COBALT_AUDIO_IN_STREAM
&&
440 i
<= COBALT_AUDIO_IN_STREAM
+ 4) {
441 unsigned idx
= i
- COBALT_AUDIO_IN_STREAM
;
443 s
->dma_channel
= 6 + idx
;
445 s
->video_channel
= idx
;
446 s
->dma_fifo_mask
= COBALT_SYSSTAT_AUD_IN_LOST_DATA_MSK
;
447 } else if (i
== COBALT_HSMA_OUT_NODE
) {
450 s
->video_channel
= 5;
451 s
->dma_fifo_mask
= COBALT_SYSSTAT_VOHSMA_LOST_DATA_MSK
;
452 s
->adv_irq_mask
= COBALT_SYSSTAT_VOHSMA_INT1_MSK
;
453 } else if (i
== COBALT_AUDIO_OUT_STREAM
) {
457 s
->video_channel
= 5;
458 s
->dma_fifo_mask
= COBALT_SYSSTAT_AUD_OUT_LOST_DATA_MSK
;
460 /* FIXME: Memory DMA for debug purpose */
461 s
->dma_channel
= i
- COBALT_NUM_NODES
;
463 cobalt_info("stream #%d -> dma channel #%d <- video channel %d\n",
464 i
, s
->dma_channel
, s
->video_channel
);
468 static int cobalt_subdevs_init(struct cobalt
*cobalt
)
470 static struct adv76xx_platform_data adv7604_pdata
= {
472 .ain_sel
= ADV7604_AIN7_8_9_NC_SYNC_3_1
,
473 .bus_order
= ADV7604_BUS_ORDER_BRG
,
475 .op_format_mode_sel
= ADV7604_OP_FORMAT_MODE0
,
476 .int1_config
= ADV76XX_INT1_CONFIG_ACTIVE_HIGH
,
477 .dr_str_data
= ADV76XX_DR_STR_HIGH
,
478 .dr_str_clk
= ADV76XX_DR_STR_HIGH
,
479 .dr_str_sync
= ADV76XX_DR_STR_HIGH
,
480 .hdmi_free_run_mode
= 1,
484 static struct i2c_board_info adv7604_info
= {
487 .platform_data
= &adv7604_pdata
,
490 struct cobalt_stream
*s
= cobalt
->streams
;
493 for (i
= 0; i
< COBALT_NUM_INPUTS
; i
++) {
494 struct v4l2_subdev_format sd_fmt
= {
495 .pad
= ADV7604_PAD_SOURCE
,
496 .which
= V4L2_SUBDEV_FORMAT_ACTIVE
,
497 .format
.code
= MEDIA_BUS_FMT_YUYV8_1X16
,
499 struct v4l2_subdev_edid cobalt_edid
= {
500 .pad
= ADV76XX_PAD_HDMI_PORT_A
,
507 s
[i
].pad_source
= ADV7604_PAD_SOURCE
;
508 s
[i
].i2c_adap
= &cobalt
->i2c_adap
[i
];
509 if (s
[i
].i2c_adap
->dev
.parent
== NULL
)
511 cobalt_s_bit_sysctrl(cobalt
,
512 COBALT_SYS_CTRL_NRESET_TO_HDMI_BIT(i
), 1);
513 s
[i
].sd
= v4l2_i2c_new_subdev_board(&cobalt
->v4l2_dev
,
514 s
[i
].i2c_adap
, &adv7604_info
, NULL
);
516 if (cobalt_ignore_err
)
520 err
= v4l2_subdev_call(s
[i
].sd
, video
, s_routing
,
521 ADV76XX_PAD_HDMI_PORT_A
, 0, 0);
524 err
= v4l2_subdev_call(s
[i
].sd
, pad
, set_edid
,
528 err
= v4l2_subdev_call(s
[i
].sd
, pad
, set_fmt
, NULL
,
532 /* Reset channel video module */
533 cobalt_s_bit_sysctrl(cobalt
,
534 COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(i
), 0);
536 cobalt_s_bit_sysctrl(cobalt
,
537 COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(i
), 1);
539 s
[i
].is_dummy
= false;
540 cobalt
->streams
[i
+ COBALT_AUDIO_IN_STREAM
].is_dummy
= false;
545 static int cobalt_subdevs_hsma_init(struct cobalt
*cobalt
)
547 static struct adv7842_platform_data adv7842_pdata
= {
549 .ain_sel
= ADV7842_AIN1_2_3_NC_SYNC_1_2
,
550 .bus_order
= ADV7842_BUS_ORDER_RBG
,
551 .op_format_mode_sel
= ADV7842_OP_FORMAT_MODE0
,
556 .mode
= ADV7842_MODE_HDMI
,
557 .hdmi_free_run_enable
= 1,
558 .vid_std_select
= ADV7842_HDMI_COMP_VID_STD_HD_1250P
,
565 .i2c_repeater
= 0x32,
567 .i2c_infoframe
= 0x3e,
571 static struct i2c_board_info adv7842_info
= {
574 .platform_data
= &adv7842_pdata
,
576 struct v4l2_subdev_format sd_fmt
= {
577 .pad
= ADV7842_PAD_SOURCE
,
578 .which
= V4L2_SUBDEV_FORMAT_ACTIVE
,
579 .format
.code
= MEDIA_BUS_FMT_YUYV8_1X16
,
581 static struct adv7511_platform_data adv7511_pdata
= {
582 .i2c_edid
= 0x7e >> 1,
583 .i2c_cec
= 0x7c >> 1,
584 .i2c_pktmem
= 0x70 >> 1,
587 static struct i2c_board_info adv7511_info
= {
588 .type
= "adv7511-v4l2",
589 .addr
= 0x39, /* 0x39 or 0x3d */
590 .platform_data
= &adv7511_pdata
,
592 struct v4l2_subdev_edid cobalt_edid
= {
593 .pad
= ADV7842_EDID_PORT_A
,
598 struct cobalt_stream
*s
= &cobalt
->streams
[COBALT_HSMA_IN_NODE
];
600 s
->i2c_adap
= &cobalt
->i2c_adap
[COBALT_NUM_ADAPTERS
- 1];
601 if (s
->i2c_adap
->dev
.parent
== NULL
)
603 cobalt_s_bit_sysctrl(cobalt
, COBALT_SYS_CTRL_NRESET_TO_HDMI_BIT(4), 1);
605 s
->sd
= v4l2_i2c_new_subdev_board(&cobalt
->v4l2_dev
,
606 s
->i2c_adap
, &adv7842_info
, NULL
);
608 int err
= v4l2_subdev_call(s
->sd
, pad
, set_edid
, &cobalt_edid
);
612 err
= v4l2_subdev_call(s
->sd
, pad
, set_fmt
, NULL
,
616 cobalt
->have_hsma_rx
= true;
617 s
->pad_source
= ADV7842_PAD_SOURCE
;
619 cobalt
->streams
[4 + COBALT_AUDIO_IN_STREAM
].is_dummy
= false;
620 /* Reset channel video module */
621 cobalt_s_bit_sysctrl(cobalt
,
622 COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(4), 0);
624 cobalt_s_bit_sysctrl(cobalt
,
625 COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(4), 1);
629 cobalt_s_bit_sysctrl(cobalt
, COBALT_SYS_CTRL_NRESET_TO_HDMI_BIT(4), 0);
630 cobalt_s_bit_sysctrl(cobalt
, COBALT_SYS_CTRL_PWRDN0_TO_HSMA_TX_BIT
, 0);
632 s
->i2c_adap
= &cobalt
->i2c_adap
[COBALT_NUM_ADAPTERS
- 1];
633 s
->sd
= v4l2_i2c_new_subdev_board(&cobalt
->v4l2_dev
,
634 s
->i2c_adap
, &adv7511_info
, NULL
);
636 /* A transmitter is hooked up, so we can set this bit */
637 cobalt_s_bit_sysctrl(cobalt
,
638 COBALT_SYS_CTRL_HSMA_TX_ENABLE_BIT
, 1);
639 cobalt_s_bit_sysctrl(cobalt
,
640 COBALT_SYS_CTRL_VIDEO_RX_RESETN_BIT(4), 0);
641 cobalt_s_bit_sysctrl(cobalt
,
642 COBALT_SYS_CTRL_VIDEO_TX_RESETN_BIT
, 1);
643 cobalt
->have_hsma_tx
= true;
644 v4l2_subdev_call(s
->sd
, core
, s_power
, 1);
645 v4l2_subdev_call(s
->sd
, video
, s_stream
, 1);
646 v4l2_subdev_call(s
->sd
, audio
, s_stream
, 1);
647 v4l2_ctrl_s_ctrl(v4l2_ctrl_find(s
->sd
->ctrl_handler
,
648 V4L2_CID_DV_TX_MODE
), V4L2_DV_TX_MODE_HDMI
);
650 cobalt
->streams
[COBALT_AUDIO_OUT_STREAM
].is_dummy
= false;
656 static int cobalt_probe(struct pci_dev
*pci_dev
,
657 const struct pci_device_id
*pci_id
)
659 struct cobalt
*cobalt
;
663 /* FIXME - module parameter arrays constrain max instances */
664 i
= atomic_inc_return(&cobalt_instance
) - 1;
666 cobalt
= kzalloc(sizeof(struct cobalt
), GFP_KERNEL
);
669 cobalt
->pci_dev
= pci_dev
;
670 cobalt
->instance
= i
;
671 mutex_init(&cobalt
->pci_lock
);
673 retval
= v4l2_device_register(&pci_dev
->dev
, &cobalt
->v4l2_dev
);
675 pr_err("cobalt: v4l2_device_register of card %d failed\n",
680 snprintf(cobalt
->v4l2_dev
.name
, sizeof(cobalt
->v4l2_dev
.name
),
681 "cobalt-%d", cobalt
->instance
);
682 cobalt
->v4l2_dev
.notify
= cobalt_notify
;
683 cobalt_info("Initializing card %d\n", cobalt
->instance
);
685 cobalt
->irq_work_queues
=
686 create_singlethread_workqueue(cobalt
->v4l2_dev
.name
);
687 if (cobalt
->irq_work_queues
== NULL
) {
688 cobalt_err("Could not create workqueue\n");
693 INIT_WORK(&cobalt
->irq_work_queue
, cobalt_irq_work_handler
);
695 /* PCI Device Setup */
696 retval
= cobalt_setup_pci(cobalt
, pci_dev
, pci_id
);
700 /* Show HDL version info */
701 if (cobalt_hdl_info_get(cobalt
))
702 cobalt_info("Not able to read the HDL info\n");
704 cobalt_info("%s", cobalt
->hdl_info
);
706 retval
= cobalt_i2c_init(cobalt
);
710 cobalt_stream_struct_init(cobalt
);
712 retval
= cobalt_subdevs_init(cobalt
);
716 if (!(cobalt_read_bar1(cobalt
, COBALT_SYS_STAT_BASE
) &
717 COBALT_SYSSTAT_HSMA_PRSNTN_MSK
)) {
718 retval
= cobalt_subdevs_hsma_init(cobalt
);
723 retval
= cobalt_nodes_register(cobalt
);
725 cobalt_err("Error %d registering device nodes\n", retval
);
728 cobalt_set_interrupt(cobalt
, true);
729 v4l2_device_call_all(&cobalt
->v4l2_dev
, 0, core
,
730 interrupt_service_routine
, 0, NULL
);
732 cobalt_info("Initialized cobalt card\n");
734 cobalt_flash_probe(cobalt
);
739 cobalt_i2c_exit(cobalt
);
740 cobalt_s_bit_sysctrl(cobalt
, COBALT_SYS_CTRL_HSMA_TX_ENABLE_BIT
, 0);
742 cobalt_free_msi(cobalt
, pci_dev
);
743 cobalt_pci_iounmap(cobalt
, pci_dev
);
744 pci_release_regions(cobalt
->pci_dev
);
745 pci_disable_device(cobalt
->pci_dev
);
747 destroy_workqueue(cobalt
->irq_work_queues
);
749 cobalt_err("error %d on initialization\n", retval
);
751 v4l2_device_unregister(&cobalt
->v4l2_dev
);
756 static void cobalt_remove(struct pci_dev
*pci_dev
)
758 struct v4l2_device
*v4l2_dev
= pci_get_drvdata(pci_dev
);
759 struct cobalt
*cobalt
= to_cobalt(v4l2_dev
);
762 cobalt_flash_remove(cobalt
);
763 cobalt_set_interrupt(cobalt
, false);
764 flush_workqueue(cobalt
->irq_work_queues
);
765 cobalt_nodes_unregister(cobalt
);
766 for (i
= 0; i
< COBALT_NUM_ADAPTERS
; i
++) {
767 struct v4l2_subdev
*sd
= cobalt
->streams
[i
].sd
;
768 struct i2c_client
*client
;
772 client
= v4l2_get_subdevdata(sd
);
773 v4l2_device_unregister_subdev(sd
);
774 i2c_unregister_device(client
);
776 cobalt_i2c_exit(cobalt
);
777 cobalt_free_msi(cobalt
, pci_dev
);
778 cobalt_s_bit_sysctrl(cobalt
, COBALT_SYS_CTRL_HSMA_TX_ENABLE_BIT
, 0);
779 cobalt_pci_iounmap(cobalt
, pci_dev
);
780 pci_release_regions(cobalt
->pci_dev
);
781 pci_disable_device(cobalt
->pci_dev
);
782 destroy_workqueue(cobalt
->irq_work_queues
);
784 cobalt_info("removed cobalt card\n");
786 v4l2_device_unregister(v4l2_dev
);
790 /* define a pci_driver for card detection */
791 static struct pci_driver cobalt_pci_driver
= {
793 .id_table
= cobalt_pci_tbl
,
794 .probe
= cobalt_probe
,
795 .remove
= cobalt_remove
,
798 module_pci_driver(cobalt_pci_driver
);