1 // SPDX-License-Identifier: GPL-2.0
3 * PCI detection and setup code
6 #include <linux/kernel.h>
7 #include <linux/delay.h>
8 #include <linux/init.h>
10 #include <linux/msi.h>
11 #include <linux/of_pci.h>
12 #include <linux/pci_hotplug.h>
13 #include <linux/slab.h>
14 #include <linux/module.h>
15 #include <linux/cpumask.h>
16 #include <linux/aer.h>
17 #include <linux/acpi.h>
18 #include <linux/hypervisor.h>
19 #include <linux/irqdomain.h>
20 #include <linux/pm_runtime.h>
21 #include <linux/bitfield.h>
24 #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25 #define CARDBUS_RESERVE_BUSNR 3
27 static struct resource busn_resource
= {
31 .flags
= IORESOURCE_BUS
,
34 /* Ugh. Need to stop exporting this to modules. */
35 LIST_HEAD(pci_root_buses
);
36 EXPORT_SYMBOL(pci_root_buses
);
38 static LIST_HEAD(pci_domain_busn_res_list
);
40 struct pci_domain_busn_res
{
41 struct list_head list
;
46 static struct resource
*get_pci_domain_busn_res(int domain_nr
)
48 struct pci_domain_busn_res
*r
;
50 list_for_each_entry(r
, &pci_domain_busn_res_list
, list
)
51 if (r
->domain_nr
== domain_nr
)
54 r
= kzalloc(sizeof(*r
), GFP_KERNEL
);
58 r
->domain_nr
= domain_nr
;
61 r
->res
.flags
= IORESOURCE_BUS
| IORESOURCE_PCI_FIXED
;
63 list_add_tail(&r
->list
, &pci_domain_busn_res_list
);
69 * Some device drivers need know if PCI is initiated.
70 * Basically, we think PCI is not initiated when there
71 * is no device to be found on the pci_bus_type.
73 int no_pci_devices(void)
78 dev
= bus_find_next_device(&pci_bus_type
, NULL
);
79 no_devices
= (dev
== NULL
);
83 EXPORT_SYMBOL(no_pci_devices
);
88 static void release_pcibus_dev(struct device
*dev
)
90 struct pci_bus
*pci_bus
= to_pci_bus(dev
);
92 put_device(pci_bus
->bridge
);
93 pci_bus_remove_resources(pci_bus
);
94 pci_release_bus_of_node(pci_bus
);
98 static const struct class pcibus_class
= {
100 .dev_release
= &release_pcibus_dev
,
101 .dev_groups
= pcibus_groups
,
104 static int __init
pcibus_class_init(void)
106 return class_register(&pcibus_class
);
108 postcore_initcall(pcibus_class_init
);
110 static u64
pci_size(u64 base
, u64 maxbase
, u64 mask
)
112 u64 size
= mask
& maxbase
; /* Find the significant bits */
117 * Get the lowest of them to find the decode size, and from that
120 size
= size
& ~(size
-1);
123 * base == maxbase can be valid only if the BAR has already been
124 * programmed with all 1s.
126 if (base
== maxbase
&& ((base
| (size
- 1)) & mask
) != mask
)
132 static inline unsigned long decode_bar(struct pci_dev
*dev
, u32 bar
)
137 if ((bar
& PCI_BASE_ADDRESS_SPACE
) == PCI_BASE_ADDRESS_SPACE_IO
) {
138 flags
= bar
& ~PCI_BASE_ADDRESS_IO_MASK
;
139 flags
|= IORESOURCE_IO
;
143 flags
= bar
& ~PCI_BASE_ADDRESS_MEM_MASK
;
144 flags
|= IORESOURCE_MEM
;
145 if (flags
& PCI_BASE_ADDRESS_MEM_PREFETCH
)
146 flags
|= IORESOURCE_PREFETCH
;
148 mem_type
= bar
& PCI_BASE_ADDRESS_MEM_TYPE_MASK
;
150 case PCI_BASE_ADDRESS_MEM_TYPE_32
:
152 case PCI_BASE_ADDRESS_MEM_TYPE_1M
:
153 /* 1M mem BAR treated as 32-bit BAR */
155 case PCI_BASE_ADDRESS_MEM_TYPE_64
:
156 flags
|= IORESOURCE_MEM_64
;
159 /* mem unknown type treated as 32-bit BAR */
165 #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
168 * __pci_read_base - Read a PCI BAR
169 * @dev: the PCI device
170 * @type: type of the BAR
171 * @res: resource buffer to be filled in
172 * @pos: BAR position in the config space
174 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
176 int __pci_read_base(struct pci_dev
*dev
, enum pci_bar_type type
,
177 struct resource
*res
, unsigned int pos
)
179 u32 l
= 0, sz
= 0, mask
;
180 u64 l64
, sz64
, mask64
;
182 struct pci_bus_region region
, inverted_region
;
183 const char *res_name
= pci_resource_name(dev
, res
- dev
->resource
);
185 mask
= type
? PCI_ROM_ADDRESS_MASK
: ~0;
187 /* No printks while decoding is disabled! */
188 if (!dev
->mmio_always_on
) {
189 pci_read_config_word(dev
, PCI_COMMAND
, &orig_cmd
);
190 if (orig_cmd
& PCI_COMMAND_DECODE_ENABLE
) {
191 pci_write_config_word(dev
, PCI_COMMAND
,
192 orig_cmd
& ~PCI_COMMAND_DECODE_ENABLE
);
196 res
->name
= pci_name(dev
);
198 pci_read_config_dword(dev
, pos
, &l
);
199 pci_write_config_dword(dev
, pos
, l
| mask
);
200 pci_read_config_dword(dev
, pos
, &sz
);
201 pci_write_config_dword(dev
, pos
, l
);
204 * All bits set in sz means the device isn't working properly.
205 * If the BAR isn't implemented, all bits must be 0. If it's a
206 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
209 if (PCI_POSSIBLE_ERROR(sz
))
213 * I don't know how l can have all bits set. Copied from old code.
214 * Maybe it fixes a bug on some ancient platform.
216 if (PCI_POSSIBLE_ERROR(l
))
219 if (type
== pci_bar_unknown
) {
220 res
->flags
= decode_bar(dev
, l
);
221 res
->flags
|= IORESOURCE_SIZEALIGN
;
222 if (res
->flags
& IORESOURCE_IO
) {
223 l64
= l
& PCI_BASE_ADDRESS_IO_MASK
;
224 sz64
= sz
& PCI_BASE_ADDRESS_IO_MASK
;
225 mask64
= PCI_BASE_ADDRESS_IO_MASK
& (u32
)IO_SPACE_LIMIT
;
227 l64
= l
& PCI_BASE_ADDRESS_MEM_MASK
;
228 sz64
= sz
& PCI_BASE_ADDRESS_MEM_MASK
;
229 mask64
= (u32
)PCI_BASE_ADDRESS_MEM_MASK
;
232 if (l
& PCI_ROM_ADDRESS_ENABLE
)
233 res
->flags
|= IORESOURCE_ROM_ENABLE
;
234 l64
= l
& PCI_ROM_ADDRESS_MASK
;
235 sz64
= sz
& PCI_ROM_ADDRESS_MASK
;
236 mask64
= PCI_ROM_ADDRESS_MASK
;
239 if (res
->flags
& IORESOURCE_MEM_64
) {
240 pci_read_config_dword(dev
, pos
+ 4, &l
);
241 pci_write_config_dword(dev
, pos
+ 4, ~0);
242 pci_read_config_dword(dev
, pos
+ 4, &sz
);
243 pci_write_config_dword(dev
, pos
+ 4, l
);
245 l64
|= ((u64
)l
<< 32);
246 sz64
|= ((u64
)sz
<< 32);
247 mask64
|= ((u64
)~0 << 32);
250 if (!dev
->mmio_always_on
&& (orig_cmd
& PCI_COMMAND_DECODE_ENABLE
))
251 pci_write_config_word(dev
, PCI_COMMAND
, orig_cmd
);
256 sz64
= pci_size(l64
, sz64
, mask64
);
258 pci_info(dev
, FW_BUG
"%s: invalid; can't size\n", res_name
);
262 if (res
->flags
& IORESOURCE_MEM_64
) {
263 if ((sizeof(pci_bus_addr_t
) < 8 || sizeof(resource_size_t
) < 8)
264 && sz64
> 0x100000000ULL
) {
265 res
->flags
|= IORESOURCE_UNSET
| IORESOURCE_DISABLED
;
268 pci_err(dev
, "%s: can't handle BAR larger than 4GB (size %#010llx)\n",
269 res_name
, (unsigned long long)sz64
);
273 if ((sizeof(pci_bus_addr_t
) < 8) && l
) {
274 /* Above 32-bit boundary; try to reallocate */
275 res
->flags
|= IORESOURCE_UNSET
;
278 pci_info(dev
, "%s: can't handle BAR above 4GB (bus address %#010llx)\n",
279 res_name
, (unsigned long long)l64
);
285 region
.end
= l64
+ sz64
- 1;
287 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
288 pcibios_resource_to_bus(dev
->bus
, &inverted_region
, res
);
291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 * the corresponding resource address (the physical address used by
293 * the CPU. Converting that resource address back to a bus address
294 * should yield the original BAR value:
296 * resource_to_bus(bus_to_resource(A)) == A
298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 * be claimed by the device.
301 if (inverted_region
.start
!= region
.start
) {
302 res
->flags
|= IORESOURCE_UNSET
;
304 res
->end
= region
.end
- region
.start
;
305 pci_info(dev
, "%s: initial BAR value %#010llx invalid\n",
306 res_name
, (unsigned long long)region
.start
);
316 pci_info(dev
, "%s %pR\n", res_name
, res
);
318 return (res
->flags
& IORESOURCE_MEM_64
) ? 1 : 0;
321 static void pci_read_bases(struct pci_dev
*dev
, unsigned int howmany
, int rom
)
323 unsigned int pos
, reg
;
325 if (dev
->non_compliant_bars
)
328 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
332 for (pos
= 0; pos
< howmany
; pos
++) {
333 struct resource
*res
= &dev
->resource
[pos
];
334 reg
= PCI_BASE_ADDRESS_0
+ (pos
<< 2);
335 pos
+= __pci_read_base(dev
, pci_bar_unknown
, res
, reg
);
339 struct resource
*res
= &dev
->resource
[PCI_ROM_RESOURCE
];
340 dev
->rom_base_reg
= rom
;
341 res
->flags
= IORESOURCE_MEM
| IORESOURCE_PREFETCH
|
342 IORESOURCE_READONLY
| IORESOURCE_SIZEALIGN
;
343 __pci_read_base(dev
, pci_bar_mem32
, res
, rom
);
347 static void pci_read_bridge_io(struct pci_dev
*dev
, struct resource
*res
,
350 u8 io_base_lo
, io_limit_lo
;
351 unsigned long io_mask
, io_granularity
, base
, limit
;
352 struct pci_bus_region region
;
354 io_mask
= PCI_IO_RANGE_MASK
;
355 io_granularity
= 0x1000;
356 if (dev
->io_window_1k
) {
357 /* Support 1K I/O space granularity */
358 io_mask
= PCI_IO_1K_RANGE_MASK
;
359 io_granularity
= 0x400;
362 pci_read_config_byte(dev
, PCI_IO_BASE
, &io_base_lo
);
363 pci_read_config_byte(dev
, PCI_IO_LIMIT
, &io_limit_lo
);
364 base
= (io_base_lo
& io_mask
) << 8;
365 limit
= (io_limit_lo
& io_mask
) << 8;
367 if ((io_base_lo
& PCI_IO_RANGE_TYPE_MASK
) == PCI_IO_RANGE_TYPE_32
) {
368 u16 io_base_hi
, io_limit_hi
;
370 pci_read_config_word(dev
, PCI_IO_BASE_UPPER16
, &io_base_hi
);
371 pci_read_config_word(dev
, PCI_IO_LIMIT_UPPER16
, &io_limit_hi
);
372 base
|= ((unsigned long) io_base_hi
<< 16);
373 limit
|= ((unsigned long) io_limit_hi
<< 16);
377 res
->flags
= (io_base_lo
& PCI_IO_RANGE_TYPE_MASK
) | IORESOURCE_IO
;
379 region
.end
= limit
+ io_granularity
- 1;
380 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
382 pci_info(dev
, " bridge window %pR\n", res
);
386 static void pci_read_bridge_mmio(struct pci_dev
*dev
, struct resource
*res
,
389 u16 mem_base_lo
, mem_limit_lo
;
390 unsigned long base
, limit
;
391 struct pci_bus_region region
;
393 pci_read_config_word(dev
, PCI_MEMORY_BASE
, &mem_base_lo
);
394 pci_read_config_word(dev
, PCI_MEMORY_LIMIT
, &mem_limit_lo
);
395 base
= ((unsigned long) mem_base_lo
& PCI_MEMORY_RANGE_MASK
) << 16;
396 limit
= ((unsigned long) mem_limit_lo
& PCI_MEMORY_RANGE_MASK
) << 16;
398 res
->flags
= (mem_base_lo
& PCI_MEMORY_RANGE_TYPE_MASK
) | IORESOURCE_MEM
;
400 region
.end
= limit
+ 0xfffff;
401 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
403 pci_info(dev
, " bridge window %pR\n", res
);
407 static void pci_read_bridge_mmio_pref(struct pci_dev
*dev
, struct resource
*res
,
410 u16 mem_base_lo
, mem_limit_lo
;
412 pci_bus_addr_t base
, limit
;
413 struct pci_bus_region region
;
415 pci_read_config_word(dev
, PCI_PREF_MEMORY_BASE
, &mem_base_lo
);
416 pci_read_config_word(dev
, PCI_PREF_MEMORY_LIMIT
, &mem_limit_lo
);
417 base64
= (mem_base_lo
& PCI_PREF_RANGE_MASK
) << 16;
418 limit64
= (mem_limit_lo
& PCI_PREF_RANGE_MASK
) << 16;
420 if ((mem_base_lo
& PCI_PREF_RANGE_TYPE_MASK
) == PCI_PREF_RANGE_TYPE_64
) {
421 u32 mem_base_hi
, mem_limit_hi
;
423 pci_read_config_dword(dev
, PCI_PREF_BASE_UPPER32
, &mem_base_hi
);
424 pci_read_config_dword(dev
, PCI_PREF_LIMIT_UPPER32
, &mem_limit_hi
);
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
431 if (mem_base_hi
<= mem_limit_hi
) {
432 base64
|= (u64
) mem_base_hi
<< 32;
433 limit64
|= (u64
) mem_limit_hi
<< 32;
437 base
= (pci_bus_addr_t
) base64
;
438 limit
= (pci_bus_addr_t
) limit64
;
440 if (base
!= base64
) {
441 pci_err(dev
, "can't handle bridge window above 4GB (bus address %#010llx)\n",
442 (unsigned long long) base64
);
447 res
->flags
= (mem_base_lo
& PCI_PREF_RANGE_TYPE_MASK
) |
448 IORESOURCE_MEM
| IORESOURCE_PREFETCH
;
449 if (res
->flags
& PCI_PREF_RANGE_TYPE_64
)
450 res
->flags
|= IORESOURCE_MEM_64
;
452 region
.end
= limit
+ 0xfffff;
453 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
455 pci_info(dev
, " bridge window %pR\n", res
);
459 static void pci_read_bridge_windows(struct pci_dev
*bridge
)
466 pci_read_config_dword(bridge
, PCI_PRIMARY_BUS
, &buses
);
467 res
.flags
= IORESOURCE_BUS
;
468 res
.start
= (buses
>> 8) & 0xff;
469 res
.end
= (buses
>> 16) & 0xff;
470 pci_info(bridge
, "PCI bridge to %pR%s\n", &res
,
471 bridge
->transparent
? " (subtractive decode)" : "");
473 pci_read_config_word(bridge
, PCI_IO_BASE
, &io
);
475 pci_write_config_word(bridge
, PCI_IO_BASE
, 0xe0f0);
476 pci_read_config_word(bridge
, PCI_IO_BASE
, &io
);
477 pci_write_config_word(bridge
, PCI_IO_BASE
, 0x0);
480 bridge
->io_window
= 1;
481 pci_read_bridge_io(bridge
, &res
, true);
484 pci_read_bridge_mmio(bridge
, &res
, true);
487 * DECchip 21050 pass 2 errata: the bridge may miss an address
488 * disconnect boundary by one PCI data phase. Workaround: do not
489 * use prefetching on this device.
491 if (bridge
->vendor
== PCI_VENDOR_ID_DEC
&& bridge
->device
== 0x0001)
494 pci_read_config_dword(bridge
, PCI_PREF_MEMORY_BASE
, &pmem
);
496 pci_write_config_dword(bridge
, PCI_PREF_MEMORY_BASE
,
498 pci_read_config_dword(bridge
, PCI_PREF_MEMORY_BASE
, &pmem
);
499 pci_write_config_dword(bridge
, PCI_PREF_MEMORY_BASE
, 0x0);
504 bridge
->pref_window
= 1;
506 if ((pmem
& PCI_PREF_RANGE_TYPE_MASK
) == PCI_PREF_RANGE_TYPE_64
) {
509 * Bridge claims to have a 64-bit prefetchable memory
510 * window; verify that the upper bits are actually
513 pci_read_config_dword(bridge
, PCI_PREF_BASE_UPPER32
, &pmem
);
514 pci_write_config_dword(bridge
, PCI_PREF_BASE_UPPER32
,
516 pci_read_config_dword(bridge
, PCI_PREF_BASE_UPPER32
, &tmp
);
517 pci_write_config_dword(bridge
, PCI_PREF_BASE_UPPER32
, pmem
);
519 bridge
->pref_64_window
= 1;
522 pci_read_bridge_mmio_pref(bridge
, &res
, true);
525 void pci_read_bridge_bases(struct pci_bus
*child
)
527 struct pci_dev
*dev
= child
->self
;
528 struct resource
*res
;
531 if (pci_is_root_bus(child
)) /* It's a host bus, nothing to read */
534 pci_info(dev
, "PCI bridge to %pR%s\n",
536 dev
->transparent
? " (subtractive decode)" : "");
538 pci_bus_remove_resources(child
);
539 for (i
= 0; i
< PCI_BRIDGE_RESOURCE_NUM
; i
++)
540 child
->resource
[i
] = &dev
->resource
[PCI_BRIDGE_RESOURCES
+i
];
542 pci_read_bridge_io(child
->self
, child
->resource
[0], false);
543 pci_read_bridge_mmio(child
->self
, child
->resource
[1], false);
544 pci_read_bridge_mmio_pref(child
->self
, child
->resource
[2], false);
546 if (!dev
->transparent
)
549 pci_bus_for_each_resource(child
->parent
, res
) {
550 if (!res
|| !res
->flags
)
553 pci_bus_add_resource(child
, res
);
554 pci_info(dev
, " bridge window %pR (subtractive decode)\n", res
);
558 static struct pci_bus
*pci_alloc_bus(struct pci_bus
*parent
)
562 b
= kzalloc(sizeof(*b
), GFP_KERNEL
);
566 INIT_LIST_HEAD(&b
->node
);
567 INIT_LIST_HEAD(&b
->children
);
568 INIT_LIST_HEAD(&b
->devices
);
569 INIT_LIST_HEAD(&b
->slots
);
570 INIT_LIST_HEAD(&b
->resources
);
571 b
->max_bus_speed
= PCI_SPEED_UNKNOWN
;
572 b
->cur_bus_speed
= PCI_SPEED_UNKNOWN
;
573 #ifdef CONFIG_PCI_DOMAINS_GENERIC
575 b
->domain_nr
= parent
->domain_nr
;
580 static void pci_release_host_bridge_dev(struct device
*dev
)
582 struct pci_host_bridge
*bridge
= to_pci_host_bridge(dev
);
584 if (bridge
->release_fn
)
585 bridge
->release_fn(bridge
);
587 pci_free_resource_list(&bridge
->windows
);
588 pci_free_resource_list(&bridge
->dma_ranges
);
592 static void pci_init_host_bridge(struct pci_host_bridge
*bridge
)
594 INIT_LIST_HEAD(&bridge
->windows
);
595 INIT_LIST_HEAD(&bridge
->dma_ranges
);
598 * We assume we can manage these PCIe features. Some systems may
599 * reserve these for use by the platform itself, e.g., an ACPI BIOS
600 * may implement its own AER handling and use _OSC to prevent the
601 * OS from interfering.
603 bridge
->native_aer
= 1;
604 bridge
->native_pcie_hotplug
= 1;
605 bridge
->native_shpc_hotplug
= 1;
606 bridge
->native_pme
= 1;
607 bridge
->native_ltr
= 1;
608 bridge
->native_dpc
= 1;
609 bridge
->domain_nr
= PCI_DOMAIN_NR_NOT_SET
;
610 bridge
->native_cxl_error
= 1;
612 device_initialize(&bridge
->dev
);
615 struct pci_host_bridge
*pci_alloc_host_bridge(size_t priv
)
617 struct pci_host_bridge
*bridge
;
619 bridge
= kzalloc(sizeof(*bridge
) + priv
, GFP_KERNEL
);
623 pci_init_host_bridge(bridge
);
624 bridge
->dev
.release
= pci_release_host_bridge_dev
;
628 EXPORT_SYMBOL(pci_alloc_host_bridge
);
630 static void devm_pci_alloc_host_bridge_release(void *data
)
632 pci_free_host_bridge(data
);
635 struct pci_host_bridge
*devm_pci_alloc_host_bridge(struct device
*dev
,
639 struct pci_host_bridge
*bridge
;
641 bridge
= pci_alloc_host_bridge(priv
);
645 bridge
->dev
.parent
= dev
;
647 ret
= devm_add_action_or_reset(dev
, devm_pci_alloc_host_bridge_release
,
652 ret
= devm_of_pci_bridge_init(dev
, bridge
);
658 EXPORT_SYMBOL(devm_pci_alloc_host_bridge
);
660 void pci_free_host_bridge(struct pci_host_bridge
*bridge
)
662 put_device(&bridge
->dev
);
664 EXPORT_SYMBOL(pci_free_host_bridge
);
666 /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
667 static const unsigned char pcix_bus_speed
[] = {
668 PCI_SPEED_UNKNOWN
, /* 0 */
669 PCI_SPEED_66MHz_PCIX
, /* 1 */
670 PCI_SPEED_100MHz_PCIX
, /* 2 */
671 PCI_SPEED_133MHz_PCIX
, /* 3 */
672 PCI_SPEED_UNKNOWN
, /* 4 */
673 PCI_SPEED_66MHz_PCIX_ECC
, /* 5 */
674 PCI_SPEED_100MHz_PCIX_ECC
, /* 6 */
675 PCI_SPEED_133MHz_PCIX_ECC
, /* 7 */
676 PCI_SPEED_UNKNOWN
, /* 8 */
677 PCI_SPEED_66MHz_PCIX_266
, /* 9 */
678 PCI_SPEED_100MHz_PCIX_266
, /* A */
679 PCI_SPEED_133MHz_PCIX_266
, /* B */
680 PCI_SPEED_UNKNOWN
, /* C */
681 PCI_SPEED_66MHz_PCIX_533
, /* D */
682 PCI_SPEED_100MHz_PCIX_533
, /* E */
683 PCI_SPEED_133MHz_PCIX_533
/* F */
686 /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
687 const unsigned char pcie_link_speed
[] = {
688 PCI_SPEED_UNKNOWN
, /* 0 */
689 PCIE_SPEED_2_5GT
, /* 1 */
690 PCIE_SPEED_5_0GT
, /* 2 */
691 PCIE_SPEED_8_0GT
, /* 3 */
692 PCIE_SPEED_16_0GT
, /* 4 */
693 PCIE_SPEED_32_0GT
, /* 5 */
694 PCIE_SPEED_64_0GT
, /* 6 */
695 PCI_SPEED_UNKNOWN
, /* 7 */
696 PCI_SPEED_UNKNOWN
, /* 8 */
697 PCI_SPEED_UNKNOWN
, /* 9 */
698 PCI_SPEED_UNKNOWN
, /* A */
699 PCI_SPEED_UNKNOWN
, /* B */
700 PCI_SPEED_UNKNOWN
, /* C */
701 PCI_SPEED_UNKNOWN
, /* D */
702 PCI_SPEED_UNKNOWN
, /* E */
703 PCI_SPEED_UNKNOWN
/* F */
705 EXPORT_SYMBOL_GPL(pcie_link_speed
);
707 const char *pci_speed_string(enum pci_bus_speed speed
)
709 /* Indexed by the pci_bus_speed enum */
710 static const char *speed_strings
[] = {
711 "33 MHz PCI", /* 0x00 */
712 "66 MHz PCI", /* 0x01 */
713 "66 MHz PCI-X", /* 0x02 */
714 "100 MHz PCI-X", /* 0x03 */
715 "133 MHz PCI-X", /* 0x04 */
720 "66 MHz PCI-X 266", /* 0x09 */
721 "100 MHz PCI-X 266", /* 0x0a */
722 "133 MHz PCI-X 266", /* 0x0b */
723 "Unknown AGP", /* 0x0c */
728 "66 MHz PCI-X 533", /* 0x11 */
729 "100 MHz PCI-X 533", /* 0x12 */
730 "133 MHz PCI-X 533", /* 0x13 */
731 "2.5 GT/s PCIe", /* 0x14 */
732 "5.0 GT/s PCIe", /* 0x15 */
733 "8.0 GT/s PCIe", /* 0x16 */
734 "16.0 GT/s PCIe", /* 0x17 */
735 "32.0 GT/s PCIe", /* 0x18 */
736 "64.0 GT/s PCIe", /* 0x19 */
739 if (speed
< ARRAY_SIZE(speed_strings
))
740 return speed_strings
[speed
];
743 EXPORT_SYMBOL_GPL(pci_speed_string
);
745 void pcie_update_link_speed(struct pci_bus
*bus
)
747 struct pci_dev
*bridge
= bus
->self
;
750 pcie_capability_read_word(bridge
, PCI_EXP_LNKSTA
, &linksta
);
751 __pcie_update_link_speed(bus
, linksta
);
753 EXPORT_SYMBOL_GPL(pcie_update_link_speed
);
755 static unsigned char agp_speeds
[] = {
763 static enum pci_bus_speed
agp_speed(int agp3
, int agpstat
)
769 else if (agpstat
& 2)
771 else if (agpstat
& 1)
783 return agp_speeds
[index
];
786 static void pci_set_bus_speed(struct pci_bus
*bus
)
788 struct pci_dev
*bridge
= bus
->self
;
791 pos
= pci_find_capability(bridge
, PCI_CAP_ID_AGP
);
793 pos
= pci_find_capability(bridge
, PCI_CAP_ID_AGP3
);
797 pci_read_config_dword(bridge
, pos
+ PCI_AGP_STATUS
, &agpstat
);
798 bus
->max_bus_speed
= agp_speed(agpstat
& 8, agpstat
& 7);
800 pci_read_config_dword(bridge
, pos
+ PCI_AGP_COMMAND
, &agpcmd
);
801 bus
->cur_bus_speed
= agp_speed(agpstat
& 8, agpcmd
& 7);
804 pos
= pci_find_capability(bridge
, PCI_CAP_ID_PCIX
);
807 enum pci_bus_speed max
;
809 pci_read_config_word(bridge
, pos
+ PCI_X_BRIDGE_SSTATUS
,
812 if (status
& PCI_X_SSTATUS_533MHZ
) {
813 max
= PCI_SPEED_133MHz_PCIX_533
;
814 } else if (status
& PCI_X_SSTATUS_266MHZ
) {
815 max
= PCI_SPEED_133MHz_PCIX_266
;
816 } else if (status
& PCI_X_SSTATUS_133MHZ
) {
817 if ((status
& PCI_X_SSTATUS_VERS
) == PCI_X_SSTATUS_V2
)
818 max
= PCI_SPEED_133MHz_PCIX_ECC
;
820 max
= PCI_SPEED_133MHz_PCIX
;
822 max
= PCI_SPEED_66MHz_PCIX
;
825 bus
->max_bus_speed
= max
;
827 pcix_bus_speed
[FIELD_GET(PCI_X_SSTATUS_FREQ
, status
)];
832 if (pci_is_pcie(bridge
)) {
835 pcie_capability_read_dword(bridge
, PCI_EXP_LNKCAP
, &linkcap
);
836 bus
->max_bus_speed
= pcie_link_speed
[linkcap
& PCI_EXP_LNKCAP_SLS
];
838 pcie_update_link_speed(bus
);
842 static struct irq_domain
*pci_host_bridge_msi_domain(struct pci_bus
*bus
)
844 struct irq_domain
*d
;
846 /* If the host bridge driver sets a MSI domain of the bridge, use it */
847 d
= dev_get_msi_domain(bus
->bridge
);
850 * Any firmware interface that can resolve the msi_domain
851 * should be called from here.
854 d
= pci_host_bridge_of_msi_domain(bus
);
856 d
= pci_host_bridge_acpi_msi_domain(bus
);
859 * If no IRQ domain was found via the OF tree, try looking it up
860 * directly through the fwnode_handle.
863 struct fwnode_handle
*fwnode
= pci_root_bus_fwnode(bus
);
866 d
= irq_find_matching_fwnode(fwnode
,
873 static void pci_set_bus_msi_domain(struct pci_bus
*bus
)
875 struct irq_domain
*d
;
879 * The bus can be a root bus, a subordinate bus, or a virtual bus
880 * created by an SR-IOV device. Walk up to the first bridge device
881 * found or derive the domain from the host bridge.
883 for (b
= bus
, d
= NULL
; !d
&& !pci_is_root_bus(b
); b
= b
->parent
) {
885 d
= dev_get_msi_domain(&b
->self
->dev
);
889 d
= pci_host_bridge_msi_domain(b
);
891 dev_set_msi_domain(&bus
->dev
, d
);
894 static bool pci_preserve_config(struct pci_host_bridge
*host_bridge
)
896 if (pci_acpi_preserve_config(host_bridge
))
899 if (host_bridge
->dev
.parent
&& host_bridge
->dev
.parent
->of_node
)
900 return of_pci_preserve_config(host_bridge
->dev
.parent
->of_node
);
905 static int pci_register_host_bridge(struct pci_host_bridge
*bridge
)
907 struct device
*parent
= bridge
->dev
.parent
;
908 struct resource_entry
*window
, *next
, *n
;
909 struct pci_bus
*bus
, *b
;
910 resource_size_t offset
, next_offset
;
911 LIST_HEAD(resources
);
912 struct resource
*res
, *next_res
;
917 bus
= pci_alloc_bus(NULL
);
923 bus
->sysdata
= bridge
->sysdata
;
924 bus
->ops
= bridge
->ops
;
925 bus
->number
= bus
->busn_res
.start
= bridge
->busnr
;
926 #ifdef CONFIG_PCI_DOMAINS_GENERIC
927 if (bridge
->domain_nr
== PCI_DOMAIN_NR_NOT_SET
)
928 bus
->domain_nr
= pci_bus_find_domain_nr(bus
, parent
);
930 bus
->domain_nr
= bridge
->domain_nr
;
931 if (bus
->domain_nr
< 0) {
932 err
= bus
->domain_nr
;
937 b
= pci_find_bus(pci_domain_nr(bus
), bridge
->busnr
);
939 /* Ignore it if we already got here via a different bridge */
940 dev_dbg(&b
->dev
, "bus already known\n");
945 dev_set_name(&bridge
->dev
, "pci%04x:%02x", pci_domain_nr(bus
),
948 err
= pcibios_root_bridge_prepare(bridge
);
952 /* Temporarily move resources off the list */
953 list_splice_init(&bridge
->windows
, &resources
);
954 err
= device_add(&bridge
->dev
);
956 put_device(&bridge
->dev
);
959 bus
->bridge
= get_device(&bridge
->dev
);
960 device_enable_async_suspend(bus
->bridge
);
961 pci_set_bus_of_node(bus
);
962 pci_set_bus_msi_domain(bus
);
963 if (bridge
->msi_domain
&& !dev_get_msi_domain(&bus
->dev
) &&
964 !pci_host_of_has_msi_map(parent
))
965 bus
->bus_flags
|= PCI_BUS_FLAGS_NO_MSI
;
968 set_dev_node(bus
->bridge
, pcibus_to_node(bus
));
970 bus
->dev
.class = &pcibus_class
;
971 bus
->dev
.parent
= bus
->bridge
;
973 dev_set_name(&bus
->dev
, "%04x:%02x", pci_domain_nr(bus
), bus
->number
);
974 name
= dev_name(&bus
->dev
);
976 err
= device_register(&bus
->dev
);
980 pcibios_add_bus(bus
);
982 if (bus
->ops
->add_bus
) {
983 err
= bus
->ops
->add_bus(bus
);
984 if (WARN_ON(err
< 0))
985 dev_err(&bus
->dev
, "failed to add bus: %d\n", err
);
988 /* Create legacy_io and legacy_mem files for this bus */
989 pci_create_legacy_files(bus
);
992 dev_info(parent
, "PCI host bridge to bus %s\n", name
);
994 pr_info("PCI host bridge to bus %s\n", name
);
996 if (nr_node_ids
> 1 && pcibus_to_node(bus
) == NUMA_NO_NODE
)
997 dev_warn(&bus
->dev
, "Unknown NUMA node; performance will be reduced\n");
999 /* Check if the boot configuration by FW needs to be preserved */
1000 bridge
->preserve_config
= pci_preserve_config(bridge
);
1002 /* Coalesce contiguous windows */
1003 resource_list_for_each_entry_safe(window
, n
, &resources
) {
1004 if (list_is_last(&window
->node
, &resources
))
1007 next
= list_next_entry(window
, node
);
1008 offset
= window
->offset
;
1010 next_offset
= next
->offset
;
1011 next_res
= next
->res
;
1013 if (res
->flags
!= next_res
->flags
|| offset
!= next_offset
)
1016 if (res
->end
+ 1 == next_res
->start
) {
1017 next_res
->start
= res
->start
;
1018 res
->flags
= res
->start
= res
->end
= 0;
1022 /* Add initial resources to the bus */
1023 resource_list_for_each_entry_safe(window
, n
, &resources
) {
1024 offset
= window
->offset
;
1026 if (!res
->flags
&& !res
->start
&& !res
->end
) {
1027 release_resource(res
);
1028 resource_list_destroy_entry(window
);
1032 list_move_tail(&window
->node
, &bridge
->windows
);
1034 if (res
->flags
& IORESOURCE_BUS
)
1035 pci_bus_insert_busn_res(bus
, bus
->number
, res
->end
);
1037 pci_bus_add_resource(bus
, res
);
1040 if (resource_type(res
) == IORESOURCE_IO
)
1041 fmt
= " (bus address [%#06llx-%#06llx])";
1043 fmt
= " (bus address [%#010llx-%#010llx])";
1045 snprintf(addr
, sizeof(addr
), fmt
,
1046 (unsigned long long)(res
->start
- offset
),
1047 (unsigned long long)(res
->end
- offset
));
1051 dev_info(&bus
->dev
, "root bus resource %pR%s\n", res
, addr
);
1054 down_write(&pci_bus_sem
);
1055 list_add_tail(&bus
->node
, &pci_root_buses
);
1056 up_write(&pci_bus_sem
);
1061 put_device(&bridge
->dev
);
1062 device_del(&bridge
->dev
);
1065 #ifdef CONFIG_PCI_DOMAINS_GENERIC
1066 pci_bus_release_domain_nr(parent
, bus
->domain_nr
);
1072 static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev
*bridge
)
1078 * If extended config space isn't accessible on a bridge's primary
1079 * bus, we certainly can't access it on the secondary bus.
1081 if (bridge
->bus
->bus_flags
& PCI_BUS_FLAGS_NO_EXTCFG
)
1085 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1086 * extended config space is accessible on the primary, it's also
1087 * accessible on the secondary.
1089 if (pci_is_pcie(bridge
) &&
1090 (pci_pcie_type(bridge
) == PCI_EXP_TYPE_ROOT_PORT
||
1091 pci_pcie_type(bridge
) == PCI_EXP_TYPE_UPSTREAM
||
1092 pci_pcie_type(bridge
) == PCI_EXP_TYPE_DOWNSTREAM
))
1096 * For the other bridge types:
1097 * - PCI-to-PCI bridges
1098 * - PCIe-to-PCI/PCI-X forward bridges
1099 * - PCI/PCI-X-to-PCIe reverse bridges
1100 * extended config space on the secondary side is only accessible
1101 * if the bridge supports PCI-X Mode 2.
1103 pos
= pci_find_capability(bridge
, PCI_CAP_ID_PCIX
);
1107 pci_read_config_dword(bridge
, pos
+ PCI_X_STATUS
, &status
);
1108 return status
& (PCI_X_STATUS_266MHZ
| PCI_X_STATUS_533MHZ
);
1111 static struct pci_bus
*pci_alloc_child_bus(struct pci_bus
*parent
,
1112 struct pci_dev
*bridge
, int busnr
)
1114 struct pci_bus
*child
;
1115 struct pci_host_bridge
*host
;
1119 /* Allocate a new bus and inherit stuff from the parent */
1120 child
= pci_alloc_bus(parent
);
1124 child
->parent
= parent
;
1125 child
->sysdata
= parent
->sysdata
;
1126 child
->bus_flags
= parent
->bus_flags
;
1128 host
= pci_find_host_bridge(parent
);
1129 if (host
->child_ops
)
1130 child
->ops
= host
->child_ops
;
1132 child
->ops
= parent
->ops
;
1135 * Initialize some portions of the bus device, but don't register
1136 * it now as the parent is not properly set up yet.
1138 child
->dev
.class = &pcibus_class
;
1139 dev_set_name(&child
->dev
, "%04x:%02x", pci_domain_nr(child
), busnr
);
1141 /* Set up the primary, secondary and subordinate bus numbers */
1142 child
->number
= child
->busn_res
.start
= busnr
;
1143 child
->primary
= parent
->busn_res
.start
;
1144 child
->busn_res
.end
= 0xff;
1147 child
->dev
.parent
= parent
->bridge
;
1151 child
->self
= bridge
;
1152 child
->bridge
= get_device(&bridge
->dev
);
1153 child
->dev
.parent
= child
->bridge
;
1154 pci_set_bus_of_node(child
);
1155 pci_set_bus_speed(child
);
1158 * Check whether extended config space is accessible on the child
1159 * bus. Note that we currently assume it is always accessible on
1162 if (!pci_bridge_child_ext_cfg_accessible(bridge
)) {
1163 child
->bus_flags
|= PCI_BUS_FLAGS_NO_EXTCFG
;
1164 pci_info(child
, "extended config space not accessible\n");
1167 /* Set up default resource pointers and names */
1168 for (i
= 0; i
< PCI_BRIDGE_RESOURCE_NUM
; i
++) {
1169 child
->resource
[i
] = &bridge
->resource
[PCI_BRIDGE_RESOURCES
+i
];
1170 child
->resource
[i
]->name
= child
->name
;
1172 bridge
->subordinate
= child
;
1175 pci_set_bus_msi_domain(child
);
1176 ret
= device_register(&child
->dev
);
1179 pcibios_add_bus(child
);
1181 if (child
->ops
->add_bus
) {
1182 ret
= child
->ops
->add_bus(child
);
1183 if (WARN_ON(ret
< 0))
1184 dev_err(&child
->dev
, "failed to add bus: %d\n", ret
);
1187 /* Create legacy_io and legacy_mem files for this bus */
1188 pci_create_legacy_files(child
);
1193 struct pci_bus
*pci_add_new_bus(struct pci_bus
*parent
, struct pci_dev
*dev
,
1196 struct pci_bus
*child
;
1198 child
= pci_alloc_child_bus(parent
, dev
, busnr
);
1200 down_write(&pci_bus_sem
);
1201 list_add_tail(&child
->node
, &parent
->children
);
1202 up_write(&pci_bus_sem
);
1206 EXPORT_SYMBOL(pci_add_new_bus
);
1208 static void pci_enable_rrs_sv(struct pci_dev
*pdev
)
1212 /* Enable Configuration RRS Software Visibility if supported */
1213 pcie_capability_read_word(pdev
, PCI_EXP_RTCAP
, &root_cap
);
1214 if (root_cap
& PCI_EXP_RTCAP_RRS_SV
) {
1215 pcie_capability_set_word(pdev
, PCI_EXP_RTCTL
,
1216 PCI_EXP_RTCTL_RRS_SVE
);
1217 pdev
->config_rrs_sv
= 1;
1221 static unsigned int pci_scan_child_bus_extend(struct pci_bus
*bus
,
1222 unsigned int available_buses
);
1224 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1225 * numbers from EA capability.
1227 * @sec: updated with secondary bus number from EA
1228 * @sub: updated with subordinate bus number from EA
1230 * If @dev is a bridge with EA capability that specifies valid secondary
1231 * and subordinate bus numbers, return true with the bus numbers in @sec
1232 * and @sub. Otherwise return false.
1234 static bool pci_ea_fixed_busnrs(struct pci_dev
*dev
, u8
*sec
, u8
*sub
)
1240 if (dev
->hdr_type
!= PCI_HEADER_TYPE_BRIDGE
)
1243 /* find PCI EA capability in list */
1244 ea
= pci_find_capability(dev
, PCI_CAP_ID_EA
);
1248 offset
= ea
+ PCI_EA_FIRST_ENT
;
1249 pci_read_config_dword(dev
, offset
, &dw
);
1250 ea_sec
= FIELD_GET(PCI_EA_SEC_BUS_MASK
, dw
);
1251 ea_sub
= FIELD_GET(PCI_EA_SUB_BUS_MASK
, dw
);
1252 if (ea_sec
== 0 || ea_sub
< ea_sec
)
1261 * pci_scan_bridge_extend() - Scan buses behind a bridge
1262 * @bus: Parent bus the bridge is on
1263 * @dev: Bridge itself
1264 * @max: Starting subordinate number of buses behind this bridge
1265 * @available_buses: Total number of buses available for this bridge and
1266 * the devices below. After the minimal bus space has
1267 * been allocated the remaining buses will be
1268 * distributed equally between hotplug-capable bridges.
1269 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1270 * that need to be reconfigured.
1272 * If it's a bridge, configure it and scan the bus behind it.
1273 * For CardBus bridges, we don't scan behind as the devices will
1274 * be handled by the bridge driver itself.
1276 * We need to process bridges in two passes -- first we scan those
1277 * already configured by the BIOS and after we are done with all of
1278 * them, we proceed to assigning numbers to the remaining buses in
1279 * order to avoid overlaps between old and new bus numbers.
1281 * Return: New subordinate number covering all buses behind this bridge.
1283 static int pci_scan_bridge_extend(struct pci_bus
*bus
, struct pci_dev
*dev
,
1284 int max
, unsigned int available_buses
,
1287 struct pci_bus
*child
;
1288 int is_cardbus
= (dev
->hdr_type
== PCI_HEADER_TYPE_CARDBUS
);
1289 u32 buses
, i
, j
= 0;
1291 u8 primary
, secondary
, subordinate
;
1294 u8 fixed_sec
, fixed_sub
;
1298 * Make sure the bridge is powered on to be able to access config
1299 * space of devices below it.
1301 pm_runtime_get_sync(&dev
->dev
);
1303 pci_read_config_dword(dev
, PCI_PRIMARY_BUS
, &buses
);
1304 primary
= buses
& 0xFF;
1305 secondary
= (buses
>> 8) & 0xFF;
1306 subordinate
= (buses
>> 16) & 0xFF;
1308 pci_dbg(dev
, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
1309 secondary
, subordinate
, pass
);
1311 if (!primary
&& (primary
!= bus
->number
) && secondary
&& subordinate
) {
1312 pci_warn(dev
, "Primary bus is hard wired to 0\n");
1313 primary
= bus
->number
;
1316 /* Check if setup is sensible at all */
1318 (primary
!= bus
->number
|| secondary
<= bus
->number
||
1319 secondary
> subordinate
)) {
1320 pci_info(dev
, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1321 secondary
, subordinate
);
1326 * Disable Master-Abort Mode during probing to avoid reporting of
1327 * bus errors in some architectures.
1329 pci_read_config_word(dev
, PCI_BRIDGE_CONTROL
, &bctl
);
1330 pci_write_config_word(dev
, PCI_BRIDGE_CONTROL
,
1331 bctl
& ~PCI_BRIDGE_CTL_MASTER_ABORT
);
1333 pci_enable_rrs_sv(dev
);
1335 if ((secondary
|| subordinate
) && !pcibios_assign_all_busses() &&
1336 !is_cardbus
&& !broken
) {
1337 unsigned int cmax
, buses
;
1340 * Bus already configured by firmware, process it in the
1341 * first pass and just note the configuration.
1347 * The bus might already exist for two reasons: Either we
1348 * are rescanning the bus or the bus is reachable through
1349 * more than one bridge. The second case can happen with
1350 * the i450NX chipset.
1352 child
= pci_find_bus(pci_domain_nr(bus
), secondary
);
1354 child
= pci_add_new_bus(bus
, dev
, secondary
);
1357 child
->primary
= primary
;
1358 pci_bus_insert_busn_res(child
, secondary
, subordinate
);
1359 child
->bridge_ctl
= bctl
;
1362 buses
= subordinate
- secondary
;
1363 cmax
= pci_scan_child_bus_extend(child
, buses
);
1364 if (cmax
> subordinate
)
1365 pci_warn(dev
, "bridge has subordinate %02x but max busn %02x\n",
1368 /* Subordinate should equal child->busn_res.end */
1369 if (subordinate
> max
)
1374 * We need to assign a number to this bus which we always
1375 * do in the second pass.
1378 if (pcibios_assign_all_busses() || broken
|| is_cardbus
)
1381 * Temporarily disable forwarding of the
1382 * configuration cycles on all bridges in
1383 * this bus segment to avoid possible
1384 * conflicts in the second pass between two
1385 * bridges programmed with overlapping bus
1388 pci_write_config_dword(dev
, PCI_PRIMARY_BUS
,
1394 pci_write_config_word(dev
, PCI_STATUS
, 0xffff);
1396 /* Read bus numbers from EA Capability (if present) */
1397 fixed_buses
= pci_ea_fixed_busnrs(dev
, &fixed_sec
, &fixed_sub
);
1399 next_busnr
= fixed_sec
;
1401 next_busnr
= max
+ 1;
1404 * Prevent assigning a bus number that already exists.
1405 * This can happen when a bridge is hot-plugged, so in this
1406 * case we only re-scan this bus.
1408 child
= pci_find_bus(pci_domain_nr(bus
), next_busnr
);
1410 child
= pci_add_new_bus(bus
, dev
, next_busnr
);
1413 pci_bus_insert_busn_res(child
, next_busnr
,
1417 if (available_buses
)
1420 buses
= (buses
& 0xff000000)
1421 | ((unsigned int)(child
->primary
) << 0)
1422 | ((unsigned int)(child
->busn_res
.start
) << 8)
1423 | ((unsigned int)(child
->busn_res
.end
) << 16);
1426 * yenta.c forces a secondary latency timer of 176.
1427 * Copy that behaviour here.
1430 buses
&= ~0xff000000;
1431 buses
|= CARDBUS_LATENCY_TIMER
<< 24;
1434 /* We need to blast all three values with a single write */
1435 pci_write_config_dword(dev
, PCI_PRIMARY_BUS
, buses
);
1438 child
->bridge_ctl
= bctl
;
1439 max
= pci_scan_child_bus_extend(child
, available_buses
);
1443 * For CardBus bridges, we leave 4 bus numbers as
1444 * cards with a PCI-to-PCI bridge can be inserted
1447 for (i
= 0; i
< CARDBUS_RESERVE_BUSNR
; i
++) {
1448 struct pci_bus
*parent
= bus
;
1449 if (pci_find_bus(pci_domain_nr(bus
),
1452 while (parent
->parent
) {
1453 if ((!pcibios_assign_all_busses()) &&
1454 (parent
->busn_res
.end
> max
) &&
1455 (parent
->busn_res
.end
<= max
+i
)) {
1458 parent
= parent
->parent
;
1463 * Often, there are two CardBus
1464 * bridges -- try to leave one
1465 * valid bus number for each one.
1475 * Set subordinate bus number to its real value.
1476 * If fixed subordinate bus number exists from EA
1477 * capability then use it.
1481 pci_bus_update_busn_res_end(child
, max
);
1482 pci_write_config_byte(dev
, PCI_SUBORDINATE_BUS
, max
);
1485 sprintf(child
->name
,
1486 (is_cardbus
? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1487 pci_domain_nr(bus
), child
->number
);
1489 /* Check that all devices are accessible */
1490 while (bus
->parent
) {
1491 if ((child
->busn_res
.end
> bus
->busn_res
.end
) ||
1492 (child
->number
> bus
->busn_res
.end
) ||
1493 (child
->number
< bus
->number
) ||
1494 (child
->busn_res
.end
< bus
->number
)) {
1495 dev_info(&dev
->dev
, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1503 /* Clear errors in the Secondary Status Register */
1504 pci_write_config_word(dev
, PCI_SEC_STATUS
, 0xffff);
1506 pci_write_config_word(dev
, PCI_BRIDGE_CONTROL
, bctl
);
1508 pm_runtime_put(&dev
->dev
);
1514 * pci_scan_bridge() - Scan buses behind a bridge
1515 * @bus: Parent bus the bridge is on
1516 * @dev: Bridge itself
1517 * @max: Starting subordinate number of buses behind this bridge
1518 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1519 * that need to be reconfigured.
1521 * If it's a bridge, configure it and scan the bus behind it.
1522 * For CardBus bridges, we don't scan behind as the devices will
1523 * be handled by the bridge driver itself.
1525 * We need to process bridges in two passes -- first we scan those
1526 * already configured by the BIOS and after we are done with all of
1527 * them, we proceed to assigning numbers to the remaining buses in
1528 * order to avoid overlaps between old and new bus numbers.
1530 * Return: New subordinate number covering all buses behind this bridge.
1532 int pci_scan_bridge(struct pci_bus
*bus
, struct pci_dev
*dev
, int max
, int pass
)
1534 return pci_scan_bridge_extend(bus
, dev
, max
, 0, pass
);
1536 EXPORT_SYMBOL(pci_scan_bridge
);
1539 * Read interrupt line and base address registers.
1540 * The architecture-dependent code can tweak these, of course.
1542 static void pci_read_irq(struct pci_dev
*dev
)
1546 /* VFs are not allowed to use INTx, so skip the config reads */
1547 if (dev
->is_virtfn
) {
1553 pci_read_config_byte(dev
, PCI_INTERRUPT_PIN
, &irq
);
1556 pci_read_config_byte(dev
, PCI_INTERRUPT_LINE
, &irq
);
1560 void set_pcie_port_type(struct pci_dev
*pdev
)
1566 struct pci_dev
*parent
;
1568 pos
= pci_find_capability(pdev
, PCI_CAP_ID_EXP
);
1572 pdev
->pcie_cap
= pos
;
1573 pci_read_config_word(pdev
, pos
+ PCI_EXP_FLAGS
, ®16
);
1574 pdev
->pcie_flags_reg
= reg16
;
1575 pci_read_config_dword(pdev
, pos
+ PCI_EXP_DEVCAP
, &pdev
->devcap
);
1576 pdev
->pcie_mpss
= FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD
, pdev
->devcap
);
1578 pcie_capability_read_dword(pdev
, PCI_EXP_LNKCAP
, ®32
);
1579 if (reg32
& PCI_EXP_LNKCAP_DLLLARC
)
1580 pdev
->link_active_reporting
= 1;
1582 parent
= pci_upstream_bridge(pdev
);
1587 * Some systems do not identify their upstream/downstream ports
1588 * correctly so detect impossible configurations here and correct
1589 * the port type accordingly.
1591 type
= pci_pcie_type(pdev
);
1592 if (type
== PCI_EXP_TYPE_DOWNSTREAM
) {
1594 * If pdev claims to be downstream port but the parent
1595 * device is also downstream port assume pdev is actually
1598 if (pcie_downstream_port(parent
)) {
1599 pci_info(pdev
, "claims to be downstream port but is acting as upstream port, correcting type\n");
1600 pdev
->pcie_flags_reg
&= ~PCI_EXP_FLAGS_TYPE
;
1601 pdev
->pcie_flags_reg
|= PCI_EXP_TYPE_UPSTREAM
;
1603 } else if (type
== PCI_EXP_TYPE_UPSTREAM
) {
1605 * If pdev claims to be upstream port but the parent
1606 * device is also upstream port assume pdev is actually
1609 if (pci_pcie_type(parent
) == PCI_EXP_TYPE_UPSTREAM
) {
1610 pci_info(pdev
, "claims to be upstream port but is acting as downstream port, correcting type\n");
1611 pdev
->pcie_flags_reg
&= ~PCI_EXP_FLAGS_TYPE
;
1612 pdev
->pcie_flags_reg
|= PCI_EXP_TYPE_DOWNSTREAM
;
1617 void set_pcie_hotplug_bridge(struct pci_dev
*pdev
)
1621 pcie_capability_read_dword(pdev
, PCI_EXP_SLTCAP
, ®32
);
1622 if (reg32
& PCI_EXP_SLTCAP_HPC
)
1623 pdev
->is_hotplug_bridge
= 1;
1626 static void set_pcie_thunderbolt(struct pci_dev
*dev
)
1630 /* Is the device part of a Thunderbolt controller? */
1631 vsec
= pci_find_vsec_capability(dev
, PCI_VENDOR_ID_INTEL
, PCI_VSEC_ID_INTEL_TBT
);
1633 dev
->is_thunderbolt
= 1;
1636 static void set_pcie_untrusted(struct pci_dev
*dev
)
1638 struct pci_dev
*parent
= pci_upstream_bridge(dev
);
1643 * If the upstream bridge is untrusted we treat this device as
1644 * untrusted as well.
1646 if (parent
->untrusted
) {
1647 dev
->untrusted
= true;
1651 if (arch_pci_dev_is_removable(dev
)) {
1652 pci_dbg(dev
, "marking as untrusted\n");
1653 dev
->untrusted
= true;
1657 static void pci_set_removable(struct pci_dev
*dev
)
1659 struct pci_dev
*parent
= pci_upstream_bridge(dev
);
1664 * We (only) consider everything tunneled below an external_facing
1665 * device to be removable by the user. We're mainly concerned with
1666 * consumer platforms with user accessible thunderbolt ports that are
1667 * vulnerable to DMA attacks, and we expect those ports to be marked by
1668 * the firmware as external_facing. Devices in traditional hotplug
1669 * slots can technically be removed, but the expectation is that unless
1670 * the port is marked with external_facing, such devices are less
1671 * accessible to user / may not be removed by end user, and thus not
1672 * exposed as "removable" to userspace.
1674 if (dev_is_removable(&parent
->dev
)) {
1675 dev_set_removable(&dev
->dev
, DEVICE_REMOVABLE
);
1679 if (arch_pci_dev_is_removable(dev
)) {
1680 pci_dbg(dev
, "marking as removable\n");
1681 dev_set_removable(&dev
->dev
, DEVICE_REMOVABLE
);
1686 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
1689 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1690 * when forwarding a type1 configuration request the bridge must check that
1691 * the extended register address field is zero. The bridge is not permitted
1692 * to forward the transactions and must handle it as an Unsupported Request.
1693 * Some bridges do not follow this rule and simply drop the extended register
1694 * bits, resulting in the standard config space being aliased, every 256
1695 * bytes across the entire configuration space. Test for this condition by
1696 * comparing the first dword of each potential alias to the vendor/device ID.
1698 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1699 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1701 static bool pci_ext_cfg_is_aliased(struct pci_dev
*dev
)
1703 #ifdef CONFIG_PCI_QUIRKS
1707 pci_read_config_dword(dev
, PCI_VENDOR_ID
, &header
);
1709 for (pos
= PCI_CFG_SPACE_SIZE
;
1710 pos
< PCI_CFG_SPACE_EXP_SIZE
; pos
+= PCI_CFG_SPACE_SIZE
) {
1711 ret
= pci_read_config_dword(dev
, pos
, &tmp
);
1712 if ((ret
!= PCIBIOS_SUCCESSFUL
) || (header
!= tmp
))
1723 * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
1726 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1727 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1728 * access it. Maybe we don't have a way to generate extended config space
1729 * accesses, or the device is behind a reverse Express bridge. So we try
1730 * reading the dword at 0x100 which must either be 0 or a valid extended
1731 * capability header.
1733 static int pci_cfg_space_size_ext(struct pci_dev
*dev
)
1736 int pos
= PCI_CFG_SPACE_SIZE
;
1738 if (pci_read_config_dword(dev
, pos
, &status
) != PCIBIOS_SUCCESSFUL
)
1739 return PCI_CFG_SPACE_SIZE
;
1740 if (PCI_POSSIBLE_ERROR(status
) || pci_ext_cfg_is_aliased(dev
))
1741 return PCI_CFG_SPACE_SIZE
;
1743 return PCI_CFG_SPACE_EXP_SIZE
;
1746 int pci_cfg_space_size(struct pci_dev
*dev
)
1752 #ifdef CONFIG_PCI_IOV
1754 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1755 * implement a PCIe capability and therefore must implement extended
1756 * config space. We can skip the NO_EXTCFG test below and the
1757 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1758 * the fact that the SR-IOV capability on the PF resides in extended
1759 * config space and must be accessible and non-aliased to have enabled
1760 * support for this VF. This is a micro performance optimization for
1761 * systems supporting many VFs.
1764 return PCI_CFG_SPACE_EXP_SIZE
;
1767 if (dev
->bus
->bus_flags
& PCI_BUS_FLAGS_NO_EXTCFG
)
1768 return PCI_CFG_SPACE_SIZE
;
1770 class = dev
->class >> 8;
1771 if (class == PCI_CLASS_BRIDGE_HOST
)
1772 return pci_cfg_space_size_ext(dev
);
1774 if (pci_is_pcie(dev
))
1775 return pci_cfg_space_size_ext(dev
);
1777 pos
= pci_find_capability(dev
, PCI_CAP_ID_PCIX
);
1779 return PCI_CFG_SPACE_SIZE
;
1781 pci_read_config_dword(dev
, pos
+ PCI_X_STATUS
, &status
);
1782 if (status
& (PCI_X_STATUS_266MHZ
| PCI_X_STATUS_533MHZ
))
1783 return pci_cfg_space_size_ext(dev
);
1785 return PCI_CFG_SPACE_SIZE
;
1788 static u32
pci_class(struct pci_dev
*dev
)
1792 #ifdef CONFIG_PCI_IOV
1794 return dev
->physfn
->sriov
->class;
1796 pci_read_config_dword(dev
, PCI_CLASS_REVISION
, &class);
1800 static void pci_subsystem_ids(struct pci_dev
*dev
, u16
*vendor
, u16
*device
)
1802 #ifdef CONFIG_PCI_IOV
1803 if (dev
->is_virtfn
) {
1804 *vendor
= dev
->physfn
->sriov
->subsystem_vendor
;
1805 *device
= dev
->physfn
->sriov
->subsystem_device
;
1809 pci_read_config_word(dev
, PCI_SUBSYSTEM_VENDOR_ID
, vendor
);
1810 pci_read_config_word(dev
, PCI_SUBSYSTEM_ID
, device
);
1813 static u8
pci_hdr_type(struct pci_dev
*dev
)
1817 #ifdef CONFIG_PCI_IOV
1819 return dev
->physfn
->sriov
->hdr_type
;
1821 pci_read_config_byte(dev
, PCI_HEADER_TYPE
, &hdr_type
);
1825 #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1828 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
1831 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1832 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1834 static int pci_intx_mask_broken(struct pci_dev
*dev
)
1836 u16 orig
, toggle
, new;
1838 pci_read_config_word(dev
, PCI_COMMAND
, &orig
);
1839 toggle
= orig
^ PCI_COMMAND_INTX_DISABLE
;
1840 pci_write_config_word(dev
, PCI_COMMAND
, toggle
);
1841 pci_read_config_word(dev
, PCI_COMMAND
, &new);
1843 pci_write_config_word(dev
, PCI_COMMAND
, orig
);
1846 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1847 * r2.3, so strictly speaking, a device is not *broken* if it's not
1848 * writable. But we'll live with the misnomer for now.
1855 static void early_dump_pci_device(struct pci_dev
*pdev
)
1860 pci_info(pdev
, "config space:\n");
1862 for (i
= 0; i
< 256; i
+= 4)
1863 pci_read_config_dword(pdev
, i
, &value
[i
/ 4]);
1865 print_hex_dump(KERN_INFO
, "", DUMP_PREFIX_OFFSET
, 16, 1,
1869 static const char *pci_type_str(struct pci_dev
*dev
)
1871 static const char * const str
[] = {
1873 "PCIe Legacy Endpoint",
1877 "PCIe Switch Upstream Port",
1878 "PCIe Switch Downstream Port",
1879 "PCIe to PCI/PCI-X bridge",
1880 "PCI/PCI-X to PCIe bridge",
1881 "PCIe Root Complex Integrated Endpoint",
1882 "PCIe Root Complex Event Collector",
1886 if (pci_is_pcie(dev
)) {
1887 type
= pci_pcie_type(dev
);
1888 if (type
< ARRAY_SIZE(str
))
1891 return "PCIe unknown";
1894 switch (dev
->hdr_type
) {
1895 case PCI_HEADER_TYPE_NORMAL
:
1896 return "conventional PCI endpoint";
1897 case PCI_HEADER_TYPE_BRIDGE
:
1898 return "conventional PCI bridge";
1899 case PCI_HEADER_TYPE_CARDBUS
:
1900 return "CardBus bridge";
1902 return "conventional PCI";
1907 * pci_setup_device - Fill in class and map information of a device
1908 * @dev: the device structure to fill
1910 * Initialize the device structure with information about the device's
1911 * vendor,class,memory and IO-space addresses, IRQ lines etc.
1912 * Called at initialisation of the PCI subsystem and by CardBus services.
1913 * Returns 0 on success and negative if unknown type of device (not normal,
1914 * bridge or CardBus).
1916 int pci_setup_device(struct pci_dev
*dev
)
1922 struct pci_bus_region region
;
1923 struct resource
*res
;
1925 hdr_type
= pci_hdr_type(dev
);
1927 dev
->sysdata
= dev
->bus
->sysdata
;
1928 dev
->dev
.parent
= dev
->bus
->bridge
;
1929 dev
->dev
.bus
= &pci_bus_type
;
1930 dev
->hdr_type
= hdr_type
& 0x7f;
1931 dev
->multifunction
= !!(hdr_type
& 0x80);
1932 dev
->error_state
= pci_channel_io_normal
;
1933 set_pcie_port_type(dev
);
1935 err
= pci_set_of_node(dev
);
1938 pci_set_acpi_fwnode(dev
);
1940 pci_dev_assign_slot(dev
);
1943 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1944 * set this higher, assuming the system even supports it.
1946 dev
->dma_mask
= 0xffffffff;
1948 dev_set_name(&dev
->dev
, "%04x:%02x:%02x.%d", pci_domain_nr(dev
->bus
),
1949 dev
->bus
->number
, PCI_SLOT(dev
->devfn
),
1950 PCI_FUNC(dev
->devfn
));
1952 class = pci_class(dev
);
1954 dev
->revision
= class & 0xff;
1955 dev
->class = class >> 8; /* upper 3 bytes */
1958 early_dump_pci_device(dev
);
1960 /* Need to have dev->class ready */
1961 dev
->cfg_size
= pci_cfg_space_size(dev
);
1963 /* Need to have dev->cfg_size ready */
1964 set_pcie_thunderbolt(dev
);
1966 set_pcie_untrusted(dev
);
1968 if (pci_is_pcie(dev
))
1969 dev
->supported_speeds
= pcie_get_supported_speeds(dev
);
1971 /* "Unknown power state" */
1972 dev
->current_state
= PCI_UNKNOWN
;
1974 /* Early fixups, before probing the BARs */
1975 pci_fixup_device(pci_fixup_early
, dev
);
1977 pci_set_removable(dev
);
1979 pci_info(dev
, "[%04x:%04x] type %02x class %#08x %s\n",
1980 dev
->vendor
, dev
->device
, dev
->hdr_type
, dev
->class,
1983 /* Device class may be changed after fixup */
1984 class = dev
->class >> 8;
1986 if (dev
->non_compliant_bars
&& !dev
->mmio_always_on
) {
1987 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
1988 if (cmd
& (PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
)) {
1989 pci_info(dev
, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1990 cmd
&= ~PCI_COMMAND_IO
;
1991 cmd
&= ~PCI_COMMAND_MEMORY
;
1992 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
1996 dev
->broken_intx_masking
= pci_intx_mask_broken(dev
);
1998 switch (dev
->hdr_type
) { /* header type */
1999 case PCI_HEADER_TYPE_NORMAL
: /* standard header */
2000 if (class == PCI_CLASS_BRIDGE_PCI
)
2003 pci_read_bases(dev
, 6, PCI_ROM_ADDRESS
);
2005 pci_subsystem_ids(dev
, &dev
->subsystem_vendor
, &dev
->subsystem_device
);
2008 * Do the ugly legacy mode stuff here rather than broken chip
2009 * quirk code. Legacy mode ATA controllers have fixed
2010 * addresses. These are not always echoed in BAR0-3, and
2011 * BAR0-3 in a few cases contain junk!
2013 if (class == PCI_CLASS_STORAGE_IDE
) {
2015 pci_read_config_byte(dev
, PCI_CLASS_PROG
, &progif
);
2016 if ((progif
& 1) == 0) {
2017 region
.start
= 0x1F0;
2019 res
= &dev
->resource
[0];
2020 res
->flags
= LEGACY_IO_RESOURCE
;
2021 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
2022 pci_info(dev
, "BAR 0 %pR: legacy IDE quirk\n",
2024 region
.start
= 0x3F6;
2026 res
= &dev
->resource
[1];
2027 res
->flags
= LEGACY_IO_RESOURCE
;
2028 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
2029 pci_info(dev
, "BAR 1 %pR: legacy IDE quirk\n",
2032 if ((progif
& 4) == 0) {
2033 region
.start
= 0x170;
2035 res
= &dev
->resource
[2];
2036 res
->flags
= LEGACY_IO_RESOURCE
;
2037 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
2038 pci_info(dev
, "BAR 2 %pR: legacy IDE quirk\n",
2040 region
.start
= 0x376;
2042 res
= &dev
->resource
[3];
2043 res
->flags
= LEGACY_IO_RESOURCE
;
2044 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
2045 pci_info(dev
, "BAR 3 %pR: legacy IDE quirk\n",
2051 case PCI_HEADER_TYPE_BRIDGE
: /* bridge header */
2053 * The PCI-to-PCI bridge spec requires that subtractive
2054 * decoding (i.e. transparent) bridge must have programming
2055 * interface code of 0x01.
2058 dev
->transparent
= ((dev
->class & 0xff) == 1);
2059 pci_read_bases(dev
, 2, PCI_ROM_ADDRESS1
);
2060 pci_read_bridge_windows(dev
);
2061 set_pcie_hotplug_bridge(dev
);
2062 pos
= pci_find_capability(dev
, PCI_CAP_ID_SSVID
);
2064 pci_read_config_word(dev
, pos
+ PCI_SSVID_VENDOR_ID
, &dev
->subsystem_vendor
);
2065 pci_read_config_word(dev
, pos
+ PCI_SSVID_DEVICE_ID
, &dev
->subsystem_device
);
2069 case PCI_HEADER_TYPE_CARDBUS
: /* CardBus bridge header */
2070 if (class != PCI_CLASS_BRIDGE_CARDBUS
)
2073 pci_read_bases(dev
, 1, 0);
2074 pci_read_config_word(dev
, PCI_CB_SUBSYSTEM_VENDOR_ID
, &dev
->subsystem_vendor
);
2075 pci_read_config_word(dev
, PCI_CB_SUBSYSTEM_ID
, &dev
->subsystem_device
);
2078 default: /* unknown header */
2079 pci_err(dev
, "unknown header type %02x, ignoring device\n",
2081 pci_release_of_node(dev
);
2085 pci_err(dev
, "ignoring class %#08x (doesn't match header type %02x)\n",
2086 dev
->class, dev
->hdr_type
);
2087 dev
->class = PCI_CLASS_NOT_DEFINED
<< 8;
2090 /* We found a fine healthy device, go go go... */
2094 static void pci_configure_mps(struct pci_dev
*dev
)
2096 struct pci_dev
*bridge
= pci_upstream_bridge(dev
);
2097 int mps
, mpss
, p_mps
, rc
;
2099 if (!pci_is_pcie(dev
))
2102 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
2107 * For Root Complex Integrated Endpoints, program the maximum
2108 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2110 if (pci_pcie_type(dev
) == PCI_EXP_TYPE_RC_END
) {
2111 if (pcie_bus_config
== PCIE_BUS_PEER2PEER
)
2114 mps
= 128 << dev
->pcie_mpss
;
2115 rc
= pcie_set_mps(dev
, mps
);
2117 pci_warn(dev
, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2123 if (!bridge
|| !pci_is_pcie(bridge
))
2126 mps
= pcie_get_mps(dev
);
2127 p_mps
= pcie_get_mps(bridge
);
2132 if (pcie_bus_config
== PCIE_BUS_TUNE_OFF
) {
2133 pci_warn(dev
, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2134 mps
, pci_name(bridge
), p_mps
);
2139 * Fancier MPS configuration is done later by
2140 * pcie_bus_configure_settings()
2142 if (pcie_bus_config
!= PCIE_BUS_DEFAULT
)
2145 mpss
= 128 << dev
->pcie_mpss
;
2146 if (mpss
< p_mps
&& pci_pcie_type(bridge
) == PCI_EXP_TYPE_ROOT_PORT
) {
2147 pcie_set_mps(bridge
, mpss
);
2148 pci_info(dev
, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2149 mpss
, p_mps
, 128 << bridge
->pcie_mpss
);
2150 p_mps
= pcie_get_mps(bridge
);
2153 rc
= pcie_set_mps(dev
, p_mps
);
2155 pci_warn(dev
, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2160 pci_info(dev
, "Max Payload Size set to %d (was %d, max %d)\n",
2164 int pci_configure_extended_tags(struct pci_dev
*dev
, void *ign
)
2166 struct pci_host_bridge
*host
;
2171 if (!pci_is_pcie(dev
))
2174 ret
= pcie_capability_read_dword(dev
, PCI_EXP_DEVCAP
, &cap
);
2178 if (!(cap
& PCI_EXP_DEVCAP_EXT_TAG
))
2181 ret
= pcie_capability_read_word(dev
, PCI_EXP_DEVCTL
, &ctl
);
2185 host
= pci_find_host_bridge(dev
->bus
);
2190 * If some device in the hierarchy doesn't handle Extended Tags
2191 * correctly, make sure they're disabled.
2193 if (host
->no_ext_tags
) {
2194 if (ctl
& PCI_EXP_DEVCTL_EXT_TAG
) {
2195 pci_info(dev
, "disabling Extended Tags\n");
2196 pcie_capability_clear_word(dev
, PCI_EXP_DEVCTL
,
2197 PCI_EXP_DEVCTL_EXT_TAG
);
2202 if (!(ctl
& PCI_EXP_DEVCTL_EXT_TAG
)) {
2203 pci_info(dev
, "enabling Extended Tags\n");
2204 pcie_capability_set_word(dev
, PCI_EXP_DEVCTL
,
2205 PCI_EXP_DEVCTL_EXT_TAG
);
2211 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2212 * @dev: PCI device to query
2214 * Returns true if the device has enabled relaxed ordering attribute.
2216 bool pcie_relaxed_ordering_enabled(struct pci_dev
*dev
)
2220 pcie_capability_read_word(dev
, PCI_EXP_DEVCTL
, &v
);
2222 return !!(v
& PCI_EXP_DEVCTL_RELAX_EN
);
2224 EXPORT_SYMBOL(pcie_relaxed_ordering_enabled
);
2226 static void pci_configure_relaxed_ordering(struct pci_dev
*dev
)
2228 struct pci_dev
*root
;
2230 /* PCI_EXP_DEVCTL_RELAX_EN is RsvdP in VFs */
2234 if (!pcie_relaxed_ordering_enabled(dev
))
2238 * For now, we only deal with Relaxed Ordering issues with Root
2239 * Ports. Peer-to-Peer DMA is another can of worms.
2241 root
= pcie_find_root_port(dev
);
2245 if (root
->dev_flags
& PCI_DEV_FLAGS_NO_RELAXED_ORDERING
) {
2246 pcie_capability_clear_word(dev
, PCI_EXP_DEVCTL
,
2247 PCI_EXP_DEVCTL_RELAX_EN
);
2248 pci_info(dev
, "Relaxed Ordering disabled because the Root Port didn't support it\n");
2252 static void pci_configure_eetlp_prefix(struct pci_dev
*dev
)
2254 #ifdef CONFIG_PCI_PASID
2255 struct pci_dev
*bridge
;
2259 if (!pci_is_pcie(dev
))
2262 pcie_capability_read_dword(dev
, PCI_EXP_DEVCAP2
, &cap
);
2263 if (!(cap
& PCI_EXP_DEVCAP2_EE_PREFIX
))
2266 pcie_type
= pci_pcie_type(dev
);
2267 if (pcie_type
== PCI_EXP_TYPE_ROOT_PORT
||
2268 pcie_type
== PCI_EXP_TYPE_RC_END
)
2269 dev
->eetlp_prefix_path
= 1;
2271 bridge
= pci_upstream_bridge(dev
);
2272 if (bridge
&& bridge
->eetlp_prefix_path
)
2273 dev
->eetlp_prefix_path
= 1;
2278 static void pci_configure_serr(struct pci_dev
*dev
)
2282 if (dev
->hdr_type
== PCI_HEADER_TYPE_BRIDGE
) {
2285 * A bridge will not forward ERR_ messages coming from an
2286 * endpoint unless SERR# forwarding is enabled.
2288 pci_read_config_word(dev
, PCI_BRIDGE_CONTROL
, &control
);
2289 if (!(control
& PCI_BRIDGE_CTL_SERR
)) {
2290 control
|= PCI_BRIDGE_CTL_SERR
;
2291 pci_write_config_word(dev
, PCI_BRIDGE_CONTROL
, control
);
2296 static void pci_configure_device(struct pci_dev
*dev
)
2298 pci_configure_mps(dev
);
2299 pci_configure_extended_tags(dev
, NULL
);
2300 pci_configure_relaxed_ordering(dev
);
2301 pci_configure_ltr(dev
);
2302 pci_configure_aspm_l1ss(dev
);
2303 pci_configure_eetlp_prefix(dev
);
2304 pci_configure_serr(dev
);
2306 pci_acpi_program_hp_params(dev
);
2309 static void pci_release_capabilities(struct pci_dev
*dev
)
2313 pci_iov_release(dev
);
2314 pci_free_cap_save_buffers(dev
);
2318 * pci_release_dev - Free a PCI device structure when all users of it are
2320 * @dev: device that's been disconnected
2322 * Will be called only by the device core when all users of this PCI device are
2325 static void pci_release_dev(struct device
*dev
)
2327 struct pci_dev
*pci_dev
;
2329 pci_dev
= to_pci_dev(dev
);
2330 pci_release_capabilities(pci_dev
);
2331 pci_release_of_node(pci_dev
);
2332 pcibios_release_device(pci_dev
);
2333 pci_bus_put(pci_dev
->bus
);
2334 kfree(pci_dev
->driver_override
);
2335 bitmap_free(pci_dev
->dma_alias_mask
);
2336 dev_dbg(dev
, "device released\n");
2340 static const struct device_type pci_dev_type
= {
2341 .groups
= pci_dev_attr_groups
,
2344 struct pci_dev
*pci_alloc_dev(struct pci_bus
*bus
)
2346 struct pci_dev
*dev
;
2348 dev
= kzalloc(sizeof(struct pci_dev
), GFP_KERNEL
);
2352 INIT_LIST_HEAD(&dev
->bus_list
);
2353 dev
->dev
.type
= &pci_dev_type
;
2354 dev
->bus
= pci_bus_get(bus
);
2355 dev
->driver_exclusive_resource
= (struct resource
) {
2356 .name
= "PCI Exclusive",
2361 spin_lock_init(&dev
->pcie_cap_lock
);
2362 #ifdef CONFIG_PCI_MSI
2363 raw_spin_lock_init(&dev
->msi_lock
);
2367 EXPORT_SYMBOL(pci_alloc_dev
);
2369 static bool pci_bus_wait_rrs(struct pci_bus
*bus
, int devfn
, u32
*l
,
2374 if (!pci_bus_rrs_vendor_id(*l
))
2375 return true; /* not a Configuration RRS completion */
2378 return false; /* RRS, but caller doesn't want to wait */
2381 * We got the reserved Vendor ID that indicates a completion with
2382 * Configuration Request Retry Status (RRS). Retry until we get a
2383 * valid Vendor ID or we time out.
2385 while (pci_bus_rrs_vendor_id(*l
)) {
2386 if (delay
> timeout
) {
2387 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2388 pci_domain_nr(bus
), bus
->number
,
2389 PCI_SLOT(devfn
), PCI_FUNC(devfn
), delay
- 1);
2394 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2395 pci_domain_nr(bus
), bus
->number
,
2396 PCI_SLOT(devfn
), PCI_FUNC(devfn
), delay
- 1);
2401 if (pci_bus_read_config_dword(bus
, devfn
, PCI_VENDOR_ID
, l
))
2406 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2407 pci_domain_nr(bus
), bus
->number
,
2408 PCI_SLOT(devfn
), PCI_FUNC(devfn
), delay
- 1);
2413 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus
*bus
, int devfn
, u32
*l
,
2416 if (pci_bus_read_config_dword(bus
, devfn
, PCI_VENDOR_ID
, l
))
2419 /* Some broken boards return 0 or ~0 (PCI_ERROR_RESPONSE) if a slot is empty: */
2420 if (PCI_POSSIBLE_ERROR(*l
) || *l
== 0x00000000 ||
2421 *l
== 0x0000ffff || *l
== 0xffff0000)
2424 if (pci_bus_rrs_vendor_id(*l
))
2425 return pci_bus_wait_rrs(bus
, devfn
, l
, timeout
);
2430 bool pci_bus_read_dev_vendor_id(struct pci_bus
*bus
, int devfn
, u32
*l
,
2433 #ifdef CONFIG_PCI_QUIRKS
2434 struct pci_dev
*bridge
= bus
->self
;
2437 * Certain IDT switches have an issue where they improperly trigger
2438 * ACS Source Validation errors on completions for config reads.
2440 if (bridge
&& bridge
->vendor
== PCI_VENDOR_ID_IDT
&&
2441 bridge
->device
== 0x80b5)
2442 return pci_idt_bus_quirk(bus
, devfn
, l
, timeout
);
2445 return pci_bus_generic_read_dev_vendor_id(bus
, devfn
, l
, timeout
);
2447 EXPORT_SYMBOL(pci_bus_read_dev_vendor_id
);
2450 * Read the config data for a PCI device, sanity-check it,
2451 * and fill in the dev structure.
2453 static struct pci_dev
*pci_scan_device(struct pci_bus
*bus
, int devfn
)
2455 struct pci_dev
*dev
;
2458 if (!pci_bus_read_dev_vendor_id(bus
, devfn
, &l
, 60*1000))
2461 dev
= pci_alloc_dev(bus
);
2466 dev
->vendor
= l
& 0xffff;
2467 dev
->device
= (l
>> 16) & 0xffff;
2469 if (pci_setup_device(dev
)) {
2470 pci_bus_put(dev
->bus
);
2478 void pcie_report_downtraining(struct pci_dev
*dev
)
2480 if (!pci_is_pcie(dev
))
2483 /* Look from the device up to avoid downstream ports with no devices */
2484 if ((pci_pcie_type(dev
) != PCI_EXP_TYPE_ENDPOINT
) &&
2485 (pci_pcie_type(dev
) != PCI_EXP_TYPE_LEG_END
) &&
2486 (pci_pcie_type(dev
) != PCI_EXP_TYPE_UPSTREAM
))
2489 /* Multi-function PCIe devices share the same link/status */
2490 if (PCI_FUNC(dev
->devfn
) != 0 || dev
->is_virtfn
)
2493 /* Print link status only if the device is constrained by the fabric */
2494 __pcie_print_link_status(dev
, false);
2497 static void pci_init_capabilities(struct pci_dev
*dev
)
2499 pci_ea_init(dev
); /* Enhanced Allocation */
2500 pci_msi_init(dev
); /* Disable MSI */
2501 pci_msix_init(dev
); /* Disable MSI-X */
2503 /* Buffers for saving PCIe and PCI-X capabilities */
2504 pci_allocate_cap_save_buffers(dev
);
2506 pci_pm_init(dev
); /* Power Management */
2507 pci_vpd_init(dev
); /* Vital Product Data */
2508 pci_configure_ari(dev
); /* Alternative Routing-ID Forwarding */
2509 pci_iov_init(dev
); /* Single Root I/O Virtualization */
2510 pci_ats_init(dev
); /* Address Translation Services */
2511 pci_pri_init(dev
); /* Page Request Interface */
2512 pci_pasid_init(dev
); /* Process Address Space ID */
2513 pci_acs_init(dev
); /* Access Control Services */
2514 pci_ptm_init(dev
); /* Precision Time Measurement */
2515 pci_aer_init(dev
); /* Advanced Error Reporting */
2516 pci_dpc_init(dev
); /* Downstream Port Containment */
2517 pci_rcec_init(dev
); /* Root Complex Event Collector */
2518 pci_doe_init(dev
); /* Data Object Exchange */
2519 pci_tph_init(dev
); /* TLP Processing Hints */
2521 pcie_report_downtraining(dev
);
2522 pci_init_reset_methods(dev
);
2526 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
2527 * devices. Firmware interfaces that can select the MSI domain on a
2528 * per-device basis should be called from here.
2530 static struct irq_domain
*pci_dev_msi_domain(struct pci_dev
*dev
)
2532 struct irq_domain
*d
;
2535 * If a domain has been set through the pcibios_device_add()
2536 * callback, then this is the one (platform code knows best).
2538 d
= dev_get_msi_domain(&dev
->dev
);
2543 * Let's see if we have a firmware interface able to provide
2546 d
= pci_msi_get_device_domain(dev
);
2553 static void pci_set_msi_domain(struct pci_dev
*dev
)
2555 struct irq_domain
*d
;
2558 * If the platform or firmware interfaces cannot supply a
2559 * device-specific MSI domain, then inherit the default domain
2560 * from the host bridge itself.
2562 d
= pci_dev_msi_domain(dev
);
2564 d
= dev_get_msi_domain(&dev
->bus
->dev
);
2566 dev_set_msi_domain(&dev
->dev
, d
);
2569 void pci_device_add(struct pci_dev
*dev
, struct pci_bus
*bus
)
2573 pci_configure_device(dev
);
2575 device_initialize(&dev
->dev
);
2576 dev
->dev
.release
= pci_release_dev
;
2578 set_dev_node(&dev
->dev
, pcibus_to_node(bus
));
2579 dev
->dev
.dma_mask
= &dev
->dma_mask
;
2580 dev
->dev
.dma_parms
= &dev
->dma_parms
;
2581 dev
->dev
.coherent_dma_mask
= 0xffffffffull
;
2583 dma_set_max_seg_size(&dev
->dev
, 65536);
2584 dma_set_seg_boundary(&dev
->dev
, 0xffffffff);
2586 pcie_failed_link_retrain(dev
);
2588 /* Fix up broken headers */
2589 pci_fixup_device(pci_fixup_header
, dev
);
2591 pci_reassigndev_resource_alignment(dev
);
2593 dev
->state_saved
= false;
2595 pci_init_capabilities(dev
);
2598 * Add the device to our list of discovered devices
2599 * and the bus list for fixup functions, etc.
2601 down_write(&pci_bus_sem
);
2602 list_add_tail(&dev
->bus_list
, &bus
->devices
);
2603 up_write(&pci_bus_sem
);
2605 ret
= pcibios_device_add(dev
);
2608 /* Set up MSI IRQ domain */
2609 pci_set_msi_domain(dev
);
2611 /* Notifier could use PCI capabilities */
2612 dev
->match_driver
= false;
2613 ret
= device_add(&dev
->dev
);
2616 pci_npem_create(dev
);
2619 struct pci_dev
*pci_scan_single_device(struct pci_bus
*bus
, int devfn
)
2621 struct pci_dev
*dev
;
2623 dev
= pci_get_slot(bus
, devfn
);
2629 dev
= pci_scan_device(bus
, devfn
);
2633 pci_device_add(dev
, bus
);
2637 EXPORT_SYMBOL(pci_scan_single_device
);
2639 static int next_ari_fn(struct pci_bus
*bus
, struct pci_dev
*dev
, int fn
)
2643 unsigned int next_fn
;
2648 pos
= pci_find_ext_capability(dev
, PCI_EXT_CAP_ID_ARI
);
2652 pci_read_config_word(dev
, pos
+ PCI_ARI_CAP
, &cap
);
2653 next_fn
= PCI_ARI_CAP_NFN(cap
);
2655 return -ENODEV
; /* protect against malformed list */
2660 static int next_fn(struct pci_bus
*bus
, struct pci_dev
*dev
, int fn
)
2662 if (pci_ari_enabled(bus
))
2663 return next_ari_fn(bus
, dev
, fn
);
2667 /* only multifunction devices may have more functions */
2668 if (dev
&& !dev
->multifunction
)
2674 static int only_one_child(struct pci_bus
*bus
)
2676 struct pci_dev
*bridge
= bus
->self
;
2679 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2680 * we scan for all possible devices, not just Device 0.
2682 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS
))
2686 * A PCIe Downstream Port normally leads to a Link with only Device
2687 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2688 * only for Device 0 in that situation.
2690 if (bridge
&& pci_is_pcie(bridge
) && pcie_downstream_port(bridge
))
2697 * pci_scan_slot - Scan a PCI slot on a bus for devices
2698 * @bus: PCI bus to scan
2699 * @devfn: slot number to scan (must have zero function)
2701 * Scan a PCI slot on the specified PCI bus for devices, adding
2702 * discovered devices to the @bus->devices list. New devices
2703 * will not have is_added set.
2705 * Returns the number of new devices found.
2707 int pci_scan_slot(struct pci_bus
*bus
, int devfn
)
2709 struct pci_dev
*dev
;
2712 if (only_one_child(bus
) && (devfn
> 0))
2713 return 0; /* Already scanned the entire slot */
2716 dev
= pci_scan_single_device(bus
, devfn
+ fn
);
2718 if (!pci_dev_is_added(dev
))
2721 dev
->multifunction
= 1;
2722 } else if (fn
== 0) {
2724 * Function 0 is required unless we are running on
2725 * a hypervisor that passes through individual PCI
2728 if (!hypervisor_isolated_pci_functions())
2731 fn
= next_fn(bus
, dev
, fn
);
2734 /* Only one slot has PCIe device */
2735 if (bus
->self
&& nr
)
2736 pcie_aspm_init_link_state(bus
->self
);
2740 EXPORT_SYMBOL(pci_scan_slot
);
2742 static int pcie_find_smpss(struct pci_dev
*dev
, void *data
)
2746 if (!pci_is_pcie(dev
))
2750 * We don't have a way to change MPS settings on devices that have
2751 * drivers attached. A hot-added device might support only the minimum
2752 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2753 * where devices may be hot-added, we limit the fabric MPS to 128 so
2754 * hot-added devices will work correctly.
2756 * However, if we hot-add a device to a slot directly below a Root
2757 * Port, it's impossible for there to be other existing devices below
2758 * the port. We don't limit the MPS in this case because we can
2759 * reconfigure MPS on both the Root Port and the hot-added device,
2760 * and there are no other devices involved.
2762 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2764 if (dev
->is_hotplug_bridge
&&
2765 pci_pcie_type(dev
) != PCI_EXP_TYPE_ROOT_PORT
)
2768 if (*smpss
> dev
->pcie_mpss
)
2769 *smpss
= dev
->pcie_mpss
;
2774 static void pcie_write_mps(struct pci_dev
*dev
, int mps
)
2778 if (pcie_bus_config
== PCIE_BUS_PERFORMANCE
) {
2779 mps
= 128 << dev
->pcie_mpss
;
2781 if (pci_pcie_type(dev
) != PCI_EXP_TYPE_ROOT_PORT
&&
2785 * For "Performance", the assumption is made that
2786 * downstream communication will never be larger than
2787 * the MRRS. So, the MPS only needs to be configured
2788 * for the upstream communication. This being the case,
2789 * walk from the top down and set the MPS of the child
2790 * to that of the parent bus.
2792 * Configure the device MPS with the smaller of the
2793 * device MPSS or the bridge MPS (which is assumed to be
2794 * properly configured at this point to the largest
2795 * allowable MPS based on its parent bus).
2797 mps
= min(mps
, pcie_get_mps(dev
->bus
->self
));
2800 rc
= pcie_set_mps(dev
, mps
);
2802 pci_err(dev
, "Failed attempting to set the MPS\n");
2805 static void pcie_write_mrrs(struct pci_dev
*dev
)
2810 * In the "safe" case, do not configure the MRRS. There appear to be
2811 * issues with setting MRRS to 0 on a number of devices.
2813 if (pcie_bus_config
!= PCIE_BUS_PERFORMANCE
)
2817 * For max performance, the MRRS must be set to the largest supported
2818 * value. However, it cannot be configured larger than the MPS the
2819 * device or the bus can support. This should already be properly
2820 * configured by a prior call to pcie_write_mps().
2822 mrrs
= pcie_get_mps(dev
);
2825 * MRRS is a R/W register. Invalid values can be written, but a
2826 * subsequent read will verify if the value is acceptable or not.
2827 * If the MRRS value provided is not acceptable (e.g., too large),
2828 * shrink the value until it is acceptable to the HW.
2830 while (mrrs
!= pcie_get_readrq(dev
) && mrrs
>= 128) {
2831 rc
= pcie_set_readrq(dev
, mrrs
);
2835 pci_warn(dev
, "Failed attempting to set the MRRS\n");
2840 pci_err(dev
, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
2843 static int pcie_bus_configure_set(struct pci_dev
*dev
, void *data
)
2847 if (!pci_is_pcie(dev
))
2850 if (pcie_bus_config
== PCIE_BUS_TUNE_OFF
||
2851 pcie_bus_config
== PCIE_BUS_DEFAULT
)
2854 mps
= 128 << *(u8
*)data
;
2855 orig_mps
= pcie_get_mps(dev
);
2857 pcie_write_mps(dev
, mps
);
2858 pcie_write_mrrs(dev
);
2860 pci_info(dev
, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2861 pcie_get_mps(dev
), 128 << dev
->pcie_mpss
,
2862 orig_mps
, pcie_get_readrq(dev
));
2868 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
2869 * parents then children fashion. If this changes, then this code will not
2872 void pcie_bus_configure_settings(struct pci_bus
*bus
)
2879 if (!pci_is_pcie(bus
->self
))
2883 * FIXME - Peer to peer DMA is possible, though the endpoint would need
2884 * to be aware of the MPS of the destination. To work around this,
2885 * simply force the MPS of the entire system to the smallest possible.
2887 if (pcie_bus_config
== PCIE_BUS_PEER2PEER
)
2890 if (pcie_bus_config
== PCIE_BUS_SAFE
) {
2891 smpss
= bus
->self
->pcie_mpss
;
2893 pcie_find_smpss(bus
->self
, &smpss
);
2894 pci_walk_bus(bus
, pcie_find_smpss
, &smpss
);
2897 pcie_bus_configure_set(bus
->self
, &smpss
);
2898 pci_walk_bus(bus
, pcie_bus_configure_set
, &smpss
);
2900 EXPORT_SYMBOL_GPL(pcie_bus_configure_settings
);
2903 * Called after each bus is probed, but before its children are examined. This
2904 * is marked as __weak because multiple architectures define it.
2906 void __weak
pcibios_fixup_bus(struct pci_bus
*bus
)
2908 /* nothing to do, expected to be removed in the future */
2912 * pci_scan_child_bus_extend() - Scan devices below a bus
2913 * @bus: Bus to scan for devices
2914 * @available_buses: Total number of buses available (%0 does not try to
2915 * extend beyond the minimal)
2917 * Scans devices below @bus including subordinate buses. Returns new
2918 * subordinate number including all the found devices. Passing
2919 * @available_buses causes the remaining bus space to be distributed
2920 * equally between hotplug-capable bridges to allow future extension of the
2923 static unsigned int pci_scan_child_bus_extend(struct pci_bus
*bus
,
2924 unsigned int available_buses
)
2926 unsigned int used_buses
, normal_bridges
= 0, hotplug_bridges
= 0;
2927 unsigned int start
= bus
->busn_res
.start
;
2928 unsigned int devfn
, cmax
, max
= start
;
2929 struct pci_dev
*dev
;
2931 dev_dbg(&bus
->dev
, "scanning bus\n");
2933 /* Go find them, Rover! */
2934 for (devfn
= 0; devfn
< 256; devfn
+= 8)
2935 pci_scan_slot(bus
, devfn
);
2937 /* Reserve buses for SR-IOV capability */
2938 used_buses
= pci_iov_bus_range(bus
);
2942 * After performing arch-dependent fixup of the bus, look behind
2943 * all PCI-to-PCI bridges on this bus.
2945 if (!bus
->is_added
) {
2946 dev_dbg(&bus
->dev
, "fixups for bus\n");
2947 pcibios_fixup_bus(bus
);
2952 * Calculate how many hotplug bridges and normal bridges there
2953 * are on this bus. We will distribute the additional available
2954 * buses between hotplug bridges.
2956 for_each_pci_bridge(dev
, bus
) {
2957 if (dev
->is_hotplug_bridge
)
2964 * Scan bridges that are already configured. We don't touch them
2965 * unless they are misconfigured (which will be done in the second
2968 for_each_pci_bridge(dev
, bus
) {
2970 max
= pci_scan_bridge_extend(bus
, dev
, max
, 0, 0);
2973 * Reserve one bus for each bridge now to avoid extending
2974 * hotplug bridges too much during the second scan below.
2978 used_buses
+= max
- cmax
- 1;
2981 /* Scan bridges that need to be reconfigured */
2982 for_each_pci_bridge(dev
, bus
) {
2983 unsigned int buses
= 0;
2985 if (!hotplug_bridges
&& normal_bridges
== 1) {
2987 * There is only one bridge on the bus (upstream
2988 * port) so it gets all available buses which it
2989 * can then distribute to the possible hotplug
2992 buses
= available_buses
;
2993 } else if (dev
->is_hotplug_bridge
) {
2995 * Distribute the extra buses between hotplug
2998 buses
= available_buses
/ hotplug_bridges
;
2999 buses
= min(buses
, available_buses
- used_buses
+ 1);
3003 max
= pci_scan_bridge_extend(bus
, dev
, cmax
, buses
, 1);
3004 /* One bus is already accounted so don't add it again */
3006 used_buses
+= max
- cmax
- 1;
3010 * Make sure a hotplug bridge has at least the minimum requested
3011 * number of buses but allow it to grow up to the maximum available
3012 * bus number if there is room.
3014 if (bus
->self
&& bus
->self
->is_hotplug_bridge
) {
3015 used_buses
= max_t(unsigned int, available_buses
,
3016 pci_hotplug_bus_size
- 1);
3017 if (max
- start
< used_buses
) {
3018 max
= start
+ used_buses
;
3020 /* Do not allocate more buses than we have room left */
3021 if (max
> bus
->busn_res
.end
)
3022 max
= bus
->busn_res
.end
;
3024 dev_dbg(&bus
->dev
, "%pR extended by %#02x\n",
3025 &bus
->busn_res
, max
- start
);
3030 * We've scanned the bus and so we know all about what's on
3031 * the other side of any bridges that may be on this bus plus
3034 * Return how far we've got finding sub-buses.
3036 dev_dbg(&bus
->dev
, "bus scan returning with max=%02x\n", max
);
3041 * pci_scan_child_bus() - Scan devices below a bus
3042 * @bus: Bus to scan for devices
3044 * Scans devices below @bus including subordinate buses. Returns new
3045 * subordinate number including all the found devices.
3047 unsigned int pci_scan_child_bus(struct pci_bus
*bus
)
3049 return pci_scan_child_bus_extend(bus
, 0);
3051 EXPORT_SYMBOL_GPL(pci_scan_child_bus
);
3054 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
3055 * @bridge: Host bridge to set up
3057 * Default empty implementation. Replace with an architecture-specific setup
3058 * routine, if necessary.
3060 int __weak
pcibios_root_bridge_prepare(struct pci_host_bridge
*bridge
)
3065 void __weak
pcibios_add_bus(struct pci_bus
*bus
)
3069 void __weak
pcibios_remove_bus(struct pci_bus
*bus
)
3073 struct pci_bus
*pci_create_root_bus(struct device
*parent
, int bus
,
3074 struct pci_ops
*ops
, void *sysdata
, struct list_head
*resources
)
3077 struct pci_host_bridge
*bridge
;
3079 bridge
= pci_alloc_host_bridge(0);
3083 bridge
->dev
.parent
= parent
;
3085 list_splice_init(resources
, &bridge
->windows
);
3086 bridge
->sysdata
= sysdata
;
3087 bridge
->busnr
= bus
;
3090 error
= pci_register_host_bridge(bridge
);
3097 put_device(&bridge
->dev
);
3100 EXPORT_SYMBOL_GPL(pci_create_root_bus
);
3102 int pci_host_probe(struct pci_host_bridge
*bridge
)
3104 struct pci_bus
*bus
, *child
;
3107 pci_lock_rescan_remove();
3108 ret
= pci_scan_root_bus_bridge(bridge
);
3109 pci_unlock_rescan_remove();
3111 dev_err(bridge
->dev
.parent
, "Scanning root bridge failed");
3117 /* If we must preserve the resource configuration, claim now */
3118 if (bridge
->preserve_config
)
3119 pci_bus_claim_resources(bus
);
3122 * Assign whatever was left unassigned. If we didn't claim above,
3123 * this will reassign everything.
3125 pci_assign_unassigned_root_bus_resources(bus
);
3127 list_for_each_entry(child
, &bus
->children
, node
)
3128 pcie_bus_configure_settings(child
);
3130 pci_lock_rescan_remove();
3131 pci_bus_add_devices(bus
);
3132 pci_unlock_rescan_remove();
3135 * Ensure pm_runtime_enable() is called for the controller drivers
3136 * before calling pci_host_probe(). The PM framework expects that
3137 * if the parent device supports runtime PM, it will be enabled
3138 * before child runtime PM is enabled.
3140 pm_runtime_set_active(&bridge
->dev
);
3141 pm_runtime_no_callbacks(&bridge
->dev
);
3142 devm_pm_runtime_enable(&bridge
->dev
);
3146 EXPORT_SYMBOL_GPL(pci_host_probe
);
3148 int pci_bus_insert_busn_res(struct pci_bus
*b
, int bus
, int bus_max
)
3150 struct resource
*res
= &b
->busn_res
;
3151 struct resource
*parent_res
, *conflict
;
3155 res
->flags
= IORESOURCE_BUS
;
3157 if (!pci_is_root_bus(b
))
3158 parent_res
= &b
->parent
->busn_res
;
3160 parent_res
= get_pci_domain_busn_res(pci_domain_nr(b
));
3161 res
->flags
|= IORESOURCE_PCI_FIXED
;
3164 conflict
= request_resource_conflict(parent_res
, res
);
3168 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3169 res
, pci_is_root_bus(b
) ? "domain " : "",
3170 parent_res
, conflict
->name
, conflict
);
3172 return conflict
== NULL
;
3175 int pci_bus_update_busn_res_end(struct pci_bus
*b
, int bus_max
)
3177 struct resource
*res
= &b
->busn_res
;
3178 struct resource old_res
= *res
;
3179 resource_size_t size
;
3182 if (res
->start
> bus_max
)
3185 size
= bus_max
- res
->start
+ 1;
3186 ret
= adjust_resource(res
, res
->start
, size
);
3187 dev_info(&b
->dev
, "busn_res: %pR end %s updated to %02x\n",
3188 &old_res
, ret
? "can not be" : "is", bus_max
);
3190 if (!ret
&& !res
->parent
)
3191 pci_bus_insert_busn_res(b
, res
->start
, res
->end
);
3196 void pci_bus_release_busn_res(struct pci_bus
*b
)
3198 struct resource
*res
= &b
->busn_res
;
3201 if (!res
->flags
|| !res
->parent
)
3204 ret
= release_resource(res
);
3205 dev_info(&b
->dev
, "busn_res: %pR %s released\n",
3206 res
, ret
? "can not be" : "is");
3209 int pci_scan_root_bus_bridge(struct pci_host_bridge
*bridge
)
3211 struct resource_entry
*window
;
3219 resource_list_for_each_entry(window
, &bridge
->windows
)
3220 if (window
->res
->flags
& IORESOURCE_BUS
) {
3221 bridge
->busnr
= window
->res
->start
;
3226 ret
= pci_register_host_bridge(bridge
);
3231 bus
= bridge
->busnr
;
3235 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3237 pci_bus_insert_busn_res(b
, bus
, 255);
3240 max
= pci_scan_child_bus(b
);
3243 pci_bus_update_busn_res_end(b
, max
);
3247 EXPORT_SYMBOL(pci_scan_root_bus_bridge
);
3249 struct pci_bus
*pci_scan_root_bus(struct device
*parent
, int bus
,
3250 struct pci_ops
*ops
, void *sysdata
, struct list_head
*resources
)
3252 struct resource_entry
*window
;
3257 resource_list_for_each_entry(window
, resources
)
3258 if (window
->res
->flags
& IORESOURCE_BUS
) {
3263 b
= pci_create_root_bus(parent
, bus
, ops
, sysdata
, resources
);
3269 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3271 pci_bus_insert_busn_res(b
, bus
, 255);
3274 max
= pci_scan_child_bus(b
);
3277 pci_bus_update_busn_res_end(b
, max
);
3281 EXPORT_SYMBOL(pci_scan_root_bus
);
3283 struct pci_bus
*pci_scan_bus(int bus
, struct pci_ops
*ops
,
3286 LIST_HEAD(resources
);
3289 pci_add_resource(&resources
, &ioport_resource
);
3290 pci_add_resource(&resources
, &iomem_resource
);
3291 pci_add_resource(&resources
, &busn_resource
);
3292 b
= pci_create_root_bus(NULL
, bus
, ops
, sysdata
, &resources
);
3294 pci_scan_child_bus(b
);
3296 pci_free_resource_list(&resources
);
3300 EXPORT_SYMBOL(pci_scan_bus
);
3303 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
3304 * @bridge: PCI bridge for the bus to scan
3306 * Scan a PCI bus and child buses for new devices, add them,
3307 * and enable them, resizing bridge mmio/io resource if necessary
3308 * and possible. The caller must ensure the child devices are already
3309 * removed for resizing to occur.
3311 * Returns the max number of subordinate bus discovered.
3313 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev
*bridge
)
3316 struct pci_bus
*bus
= bridge
->subordinate
;
3318 max
= pci_scan_child_bus(bus
);
3320 pci_assign_unassigned_bridge_resources(bridge
);
3322 pci_bus_add_devices(bus
);
3328 * pci_rescan_bus - Scan a PCI bus for devices
3329 * @bus: PCI bus to scan
3331 * Scan a PCI bus and child buses for new devices, add them,
3334 * Returns the max number of subordinate bus discovered.
3336 unsigned int pci_rescan_bus(struct pci_bus
*bus
)
3340 max
= pci_scan_child_bus(bus
);
3341 pci_assign_unassigned_bus_resources(bus
);
3342 pci_bus_add_devices(bus
);
3346 EXPORT_SYMBOL_GPL(pci_rescan_bus
);
3349 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3350 * routines should always be executed under this mutex.
3352 static DEFINE_MUTEX(pci_rescan_remove_lock
);
3354 void pci_lock_rescan_remove(void)
3356 mutex_lock(&pci_rescan_remove_lock
);
3358 EXPORT_SYMBOL_GPL(pci_lock_rescan_remove
);
3360 void pci_unlock_rescan_remove(void)
3362 mutex_unlock(&pci_rescan_remove_lock
);
3364 EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove
);
3366 static int __init
pci_sort_bf_cmp(const struct device
*d_a
,
3367 const struct device
*d_b
)
3369 const struct pci_dev
*a
= to_pci_dev(d_a
);
3370 const struct pci_dev
*b
= to_pci_dev(d_b
);
3372 if (pci_domain_nr(a
->bus
) < pci_domain_nr(b
->bus
)) return -1;
3373 else if (pci_domain_nr(a
->bus
) > pci_domain_nr(b
->bus
)) return 1;
3375 if (a
->bus
->number
< b
->bus
->number
) return -1;
3376 else if (a
->bus
->number
> b
->bus
->number
) return 1;
3378 if (a
->devfn
< b
->devfn
) return -1;
3379 else if (a
->devfn
> b
->devfn
) return 1;
3384 void __init
pci_sort_breadthfirst(void)
3386 bus_sort_breadthfirst(&pci_bus_type
, &pci_sort_bf_cmp
);
3389 int pci_hp_add_bridge(struct pci_dev
*dev
)
3391 struct pci_bus
*parent
= dev
->bus
;
3392 int busnr
, start
= parent
->busn_res
.start
;
3393 unsigned int available_buses
= 0;
3394 int end
= parent
->busn_res
.end
;
3396 for (busnr
= start
; busnr
<= end
; busnr
++) {
3397 if (!pci_find_bus(pci_domain_nr(parent
), busnr
))
3400 if (busnr
-- > end
) {
3401 pci_err(dev
, "No bus number available for hot-added bridge\n");
3405 /* Scan bridges that are already configured */
3406 busnr
= pci_scan_bridge(parent
, dev
, busnr
, 0);
3409 * Distribute the available bus numbers between hotplug-capable
3410 * bridges to make extending the chain later possible.
3412 available_buses
= end
- busnr
;
3414 /* Scan bridges that need to be reconfigured */
3415 pci_scan_bridge_extend(parent
, dev
, busnr
, available_buses
, 1);
3417 if (!dev
->subordinate
)
3422 EXPORT_SYMBOL_GPL(pci_hp_add_bridge
);