1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) 2011 Marvell International Ltd. All rights reserved.
4 * Copyright (C) 2018,2019 Lubomir Rintel <lkundrak@v3.sk>
7 #include <linux/delay.h>
9 #include <linux/mod_devicetable.h>
10 #include <linux/module.h>
11 #include <linux/phy/phy.h>
12 #include <linux/platform_device.h>
13 #include <linux/soc/mmp/cputype.h>
15 #define USB2_PLL_REG0 0x4
16 #define USB2_PLL_REG1 0x8
17 #define USB2_TX_REG0 0x10
18 #define USB2_TX_REG1 0x14
19 #define USB2_TX_REG2 0x18
20 #define USB2_RX_REG0 0x20
21 #define USB2_RX_REG1 0x24
22 #define USB2_RX_REG2 0x28
23 #define USB2_ANA_REG0 0x30
24 #define USB2_ANA_REG1 0x34
25 #define USB2_ANA_REG2 0x38
26 #define USB2_DIG_REG0 0x3C
27 #define USB2_DIG_REG1 0x40
28 #define USB2_DIG_REG2 0x44
29 #define USB2_DIG_REG3 0x48
30 #define USB2_TEST_REG0 0x4C
31 #define USB2_TEST_REG1 0x50
32 #define USB2_TEST_REG2 0x54
33 #define USB2_CHARGER_REG0 0x58
34 #define USB2_OTG_REG0 0x5C
35 #define USB2_PHY_MON0 0x60
36 #define USB2_RESETVE_REG0 0x64
37 #define USB2_ICID_REG0 0x78
38 #define USB2_ICID_REG1 0x7C
42 /* This is for Ax stepping */
43 #define USB2_PLL_FBDIV_SHIFT_MMP3 0
44 #define USB2_PLL_FBDIV_MASK_MMP3 (0xFF << 0)
46 #define USB2_PLL_REFDIV_SHIFT_MMP3 8
47 #define USB2_PLL_REFDIV_MASK_MMP3 (0xF << 8)
49 #define USB2_PLL_VDD12_SHIFT_MMP3 12
50 #define USB2_PLL_VDD18_SHIFT_MMP3 14
52 /* This is for B0 stepping */
53 #define USB2_PLL_FBDIV_SHIFT_MMP3_B0 0
54 #define USB2_PLL_REFDIV_SHIFT_MMP3_B0 9
55 #define USB2_PLL_VDD18_SHIFT_MMP3_B0 14
56 #define USB2_PLL_FBDIV_MASK_MMP3_B0 0x01FF
57 #define USB2_PLL_REFDIV_MASK_MMP3_B0 0x3E00
59 #define USB2_PLL_CAL12_SHIFT_MMP3 0
60 #define USB2_PLL_CALI12_MASK_MMP3 (0x3 << 0)
62 #define USB2_PLL_VCOCAL_START_SHIFT_MMP3 2
64 #define USB2_PLL_KVCO_SHIFT_MMP3 4
65 #define USB2_PLL_KVCO_MASK_MMP3 (0x7<<4)
67 #define USB2_PLL_ICP_SHIFT_MMP3 8
68 #define USB2_PLL_ICP_MASK_MMP3 (0x7<<8)
70 #define USB2_PLL_LOCK_BYPASS_SHIFT_MMP3 12
72 #define USB2_PLL_PU_PLL_SHIFT_MMP3 13
73 #define USB2_PLL_PU_PLL_MASK (0x1 << 13)
75 #define USB2_PLL_READY_MASK_MMP3 (0x1 << 15)
78 #define USB2_TX_IMPCAL_VTH_SHIFT_MMP3 8
79 #define USB2_TX_IMPCAL_VTH_MASK_MMP3 (0x7 << 8)
81 #define USB2_TX_RCAL_START_SHIFT_MMP3 13
84 #define USB2_TX_CK60_PHSEL_SHIFT_MMP3 0
85 #define USB2_TX_CK60_PHSEL_MASK_MMP3 (0xf << 0)
87 #define USB2_TX_AMP_SHIFT_MMP3 4
88 #define USB2_TX_AMP_MASK_MMP3 (0x7 << 4)
90 #define USB2_TX_VDD12_SHIFT_MMP3 8
91 #define USB2_TX_VDD12_MASK_MMP3 (0x3 << 8)
94 #define USB2_TX_DRV_SLEWRATE_SHIFT 10
97 #define USB2_RX_SQ_THRESH_SHIFT_MMP3 4
98 #define USB2_RX_SQ_THRESH_MASK_MMP3 (0xf << 4)
100 #define USB2_RX_SQ_LENGTH_SHIFT_MMP3 10
101 #define USB2_RX_SQ_LENGTH_MASK_MMP3 (0x3 << 10)
104 #define USB2_ANA_PU_ANA_SHIFT_MMP3 14
107 #define USB2_OTG_PU_OTG_SHIFT_MMP3 3
109 struct mmp3_usb_phy
{
114 static unsigned int u2o_get(void __iomem
*base
, unsigned int offset
)
116 return readl_relaxed(base
+ offset
);
119 static void u2o_set(void __iomem
*base
, unsigned int offset
,
124 reg
= readl_relaxed(base
+ offset
);
126 writel_relaxed(reg
, base
+ offset
);
127 readl_relaxed(base
+ offset
);
130 static void u2o_clear(void __iomem
*base
, unsigned int offset
,
135 reg
= readl_relaxed(base
+ offset
);
137 writel_relaxed(reg
, base
+ offset
);
138 readl_relaxed(base
+ offset
);
141 static int mmp3_usb_phy_init(struct phy
*phy
)
143 struct mmp3_usb_phy
*mmp3_usb_phy
= phy_get_drvdata(phy
);
144 void __iomem
*base
= mmp3_usb_phy
->base
;
146 if (cpu_is_mmp3_a0()) {
147 u2o_clear(base
, USB2_PLL_REG0
, (USB2_PLL_FBDIV_MASK_MMP3
148 | USB2_PLL_REFDIV_MASK_MMP3
));
149 u2o_set(base
, USB2_PLL_REG0
,
150 0xd << USB2_PLL_REFDIV_SHIFT_MMP3
151 | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3
);
152 } else if (cpu_is_mmp3_b0()) {
153 u2o_clear(base
, USB2_PLL_REG0
, USB2_PLL_REFDIV_MASK_MMP3_B0
154 | USB2_PLL_FBDIV_MASK_MMP3_B0
);
155 u2o_set(base
, USB2_PLL_REG0
,
156 0xd << USB2_PLL_REFDIV_SHIFT_MMP3_B0
157 | 0xf0 << USB2_PLL_FBDIV_SHIFT_MMP3_B0
);
159 dev_err(&phy
->dev
, "unsupported silicon revision\n");
163 u2o_clear(base
, USB2_PLL_REG1
, USB2_PLL_PU_PLL_MASK
164 | USB2_PLL_ICP_MASK_MMP3
165 | USB2_PLL_KVCO_MASK_MMP3
166 | USB2_PLL_CALI12_MASK_MMP3
);
167 u2o_set(base
, USB2_PLL_REG1
, 1 << USB2_PLL_PU_PLL_SHIFT_MMP3
168 | 1 << USB2_PLL_LOCK_BYPASS_SHIFT_MMP3
169 | 3 << USB2_PLL_ICP_SHIFT_MMP3
170 | 3 << USB2_PLL_KVCO_SHIFT_MMP3
171 | 3 << USB2_PLL_CAL12_SHIFT_MMP3
);
173 u2o_clear(base
, USB2_TX_REG0
, USB2_TX_IMPCAL_VTH_MASK_MMP3
);
174 u2o_set(base
, USB2_TX_REG0
, 2 << USB2_TX_IMPCAL_VTH_SHIFT_MMP3
);
176 u2o_clear(base
, USB2_TX_REG1
, USB2_TX_VDD12_MASK_MMP3
177 | USB2_TX_AMP_MASK_MMP3
178 | USB2_TX_CK60_PHSEL_MASK_MMP3
);
179 u2o_set(base
, USB2_TX_REG1
, 3 << USB2_TX_VDD12_SHIFT_MMP3
180 | 4 << USB2_TX_AMP_SHIFT_MMP3
181 | 4 << USB2_TX_CK60_PHSEL_SHIFT_MMP3
);
183 u2o_clear(base
, USB2_TX_REG2
, 3 << USB2_TX_DRV_SLEWRATE_SHIFT
);
184 u2o_set(base
, USB2_TX_REG2
, 2 << USB2_TX_DRV_SLEWRATE_SHIFT
);
186 u2o_clear(base
, USB2_RX_REG0
, USB2_RX_SQ_THRESH_MASK_MMP3
);
187 u2o_set(base
, USB2_RX_REG0
, 0xa << USB2_RX_SQ_THRESH_SHIFT_MMP3
);
189 u2o_set(base
, USB2_ANA_REG1
, 0x1 << USB2_ANA_PU_ANA_SHIFT_MMP3
);
191 u2o_set(base
, USB2_OTG_REG0
, 0x1 << USB2_OTG_PU_OTG_SHIFT_MMP3
);
196 static int mmp3_usb_phy_calibrate(struct phy
*phy
)
198 struct mmp3_usb_phy
*mmp3_usb_phy
= phy_get_drvdata(phy
);
199 void __iomem
*base
= mmp3_usb_phy
->base
;
203 * PLL VCO and TX Impedance Calibration Timing:
205 * _____________________________________
207 * _____________________________
208 * VCOCAL START _________|
210 * REG_RCAL_START ________________| |________|_______
211 * | 200us | 400us | 40| 400us | USB PHY READY
215 u2o_set(base
, USB2_PLL_REG1
, 1 << USB2_PLL_VCOCAL_START_SHIFT_MMP3
);
217 u2o_set(base
, USB2_TX_REG0
, 1 << USB2_TX_RCAL_START_SHIFT_MMP3
);
219 u2o_clear(base
, USB2_TX_REG0
, 1 << USB2_TX_RCAL_START_SHIFT_MMP3
);
223 while ((u2o_get(base
, USB2_PLL_REG1
) & USB2_PLL_READY_MASK_MMP3
) == 0) {
227 dev_err(&phy
->dev
, "PLL_READY not set after 100mS.\n");
235 static const struct phy_ops mmp3_usb_phy_ops
= {
236 .init
= mmp3_usb_phy_init
,
237 .calibrate
= mmp3_usb_phy_calibrate
,
238 .owner
= THIS_MODULE
,
241 static const struct of_device_id mmp3_usb_phy_of_match
[] = {
242 { .compatible
= "marvell,mmp3-usb-phy", },
245 MODULE_DEVICE_TABLE(of
, mmp3_usb_phy_of_match
);
247 static int mmp3_usb_phy_probe(struct platform_device
*pdev
)
249 struct device
*dev
= &pdev
->dev
;
250 struct mmp3_usb_phy
*mmp3_usb_phy
;
251 struct phy_provider
*provider
;
253 mmp3_usb_phy
= devm_kzalloc(dev
, sizeof(*mmp3_usb_phy
), GFP_KERNEL
);
257 mmp3_usb_phy
->base
= devm_platform_ioremap_resource(pdev
, 0);
258 if (IS_ERR(mmp3_usb_phy
->base
)) {
259 dev_err(dev
, "failed to remap PHY regs\n");
260 return PTR_ERR(mmp3_usb_phy
->base
);
263 mmp3_usb_phy
->phy
= devm_phy_create(dev
, NULL
, &mmp3_usb_phy_ops
);
264 if (IS_ERR(mmp3_usb_phy
->phy
)) {
265 dev_err(dev
, "failed to create PHY\n");
266 return PTR_ERR(mmp3_usb_phy
->phy
);
269 phy_set_drvdata(mmp3_usb_phy
->phy
, mmp3_usb_phy
);
270 provider
= devm_of_phy_provider_register(dev
, of_phy_simple_xlate
);
271 if (IS_ERR(provider
)) {
272 dev_err(dev
, "failed to register PHY provider\n");
273 return PTR_ERR(provider
);
279 static struct platform_driver mmp3_usb_phy_driver
= {
280 .probe
= mmp3_usb_phy_probe
,
282 .name
= "mmp3-usb-phy",
283 .of_match_table
= mmp3_usb_phy_of_match
,
286 module_platform_driver(mmp3_usb_phy_driver
);
288 MODULE_AUTHOR("Lubomir Rintel <lkundrak@v3.sk>");
289 MODULE_DESCRIPTION("Marvell MMP3 USB PHY Driver");
290 MODULE_LICENSE("GPL v2");