1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (c) 2020-2021 Rockchip Electronics Co. Ltd.
5 * Copyright (c) 2013 MundoReader S.L.
6 * Author: Heiko Stuebner <heiko@sntech.de>
8 * With some ideas taken from pinctrl-samsung:
9 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
10 * http://www.samsung.com
11 * Copyright (c) 2012 Linaro Ltd
12 * https://www.linaro.org
15 * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
18 #ifndef _PINCTRL_ROCKCHIP_H
19 #define _PINCTRL_ROCKCHIP_H
31 #define RK_GPIO0_B2 10
32 #define RK_GPIO0_B3 11
33 #define RK_GPIO0_B4 12
34 #define RK_GPIO0_B5 13
35 #define RK_GPIO0_B6 14
36 #define RK_GPIO0_B7 15
37 #define RK_GPIO0_C0 16
38 #define RK_GPIO0_C1 17
39 #define RK_GPIO0_C2 18
40 #define RK_GPIO0_C3 19
41 #define RK_GPIO0_C4 20
42 #define RK_GPIO0_C5 21
43 #define RK_GPIO0_C6 22
44 #define RK_GPIO0_C7 23
45 #define RK_GPIO0_D0 24
46 #define RK_GPIO0_D1 25
47 #define RK_GPIO0_D2 26
48 #define RK_GPIO0_D3 27
49 #define RK_GPIO0_D4 28
50 #define RK_GPIO0_D5 29
51 #define RK_GPIO0_D6 30
52 #define RK_GPIO0_D7 31
54 #define RK_GPIO1_A0 32
55 #define RK_GPIO1_A1 33
56 #define RK_GPIO1_A2 34
57 #define RK_GPIO1_A3 35
58 #define RK_GPIO1_A4 36
59 #define RK_GPIO1_A5 37
60 #define RK_GPIO1_A6 38
61 #define RK_GPIO1_A7 39
62 #define RK_GPIO1_B0 40
63 #define RK_GPIO1_B1 41
64 #define RK_GPIO1_B2 42
65 #define RK_GPIO1_B3 43
66 #define RK_GPIO1_B4 44
67 #define RK_GPIO1_B5 45
68 #define RK_GPIO1_B6 46
69 #define RK_GPIO1_B7 47
70 #define RK_GPIO1_C0 48
71 #define RK_GPIO1_C1 49
72 #define RK_GPIO1_C2 50
73 #define RK_GPIO1_C3 51
74 #define RK_GPIO1_C4 52
75 #define RK_GPIO1_C5 53
76 #define RK_GPIO1_C6 54
77 #define RK_GPIO1_C7 55
78 #define RK_GPIO1_D0 56
79 #define RK_GPIO1_D1 57
80 #define RK_GPIO1_D2 58
81 #define RK_GPIO1_D3 59
82 #define RK_GPIO1_D4 60
83 #define RK_GPIO1_D5 61
84 #define RK_GPIO1_D6 62
85 #define RK_GPIO1_D7 63
87 #define RK_GPIO2_A0 64
88 #define RK_GPIO2_A1 65
89 #define RK_GPIO2_A2 66
90 #define RK_GPIO2_A3 67
91 #define RK_GPIO2_A4 68
92 #define RK_GPIO2_A5 69
93 #define RK_GPIO2_A6 70
94 #define RK_GPIO2_A7 71
95 #define RK_GPIO2_B0 72
96 #define RK_GPIO2_B1 73
97 #define RK_GPIO2_B2 74
98 #define RK_GPIO2_B3 75
99 #define RK_GPIO2_B4 76
100 #define RK_GPIO2_B5 77
101 #define RK_GPIO2_B6 78
102 #define RK_GPIO2_B7 79
103 #define RK_GPIO2_C0 80
104 #define RK_GPIO2_C1 81
105 #define RK_GPIO2_C2 82
106 #define RK_GPIO2_C3 83
107 #define RK_GPIO2_C4 84
108 #define RK_GPIO2_C5 85
109 #define RK_GPIO2_C6 86
110 #define RK_GPIO2_C7 87
111 #define RK_GPIO2_D0 88
112 #define RK_GPIO2_D1 89
113 #define RK_GPIO2_D2 90
114 #define RK_GPIO2_D3 91
115 #define RK_GPIO2_D4 92
116 #define RK_GPIO2_D5 93
117 #define RK_GPIO2_D6 94
118 #define RK_GPIO2_D7 95
120 #define RK_GPIO3_A0 96
121 #define RK_GPIO3_A1 97
122 #define RK_GPIO3_A2 98
123 #define RK_GPIO3_A3 99
124 #define RK_GPIO3_A4 100
125 #define RK_GPIO3_A5 101
126 #define RK_GPIO3_A6 102
127 #define RK_GPIO3_A7 103
128 #define RK_GPIO3_B0 104
129 #define RK_GPIO3_B1 105
130 #define RK_GPIO3_B2 106
131 #define RK_GPIO3_B3 107
132 #define RK_GPIO3_B4 108
133 #define RK_GPIO3_B5 109
134 #define RK_GPIO3_B6 110
135 #define RK_GPIO3_B7 111
136 #define RK_GPIO3_C0 112
137 #define RK_GPIO3_C1 113
138 #define RK_GPIO3_C2 114
139 #define RK_GPIO3_C3 115
140 #define RK_GPIO3_C4 116
141 #define RK_GPIO3_C5 117
142 #define RK_GPIO3_C6 118
143 #define RK_GPIO3_C7 119
144 #define RK_GPIO3_D0 120
145 #define RK_GPIO3_D1 121
146 #define RK_GPIO3_D2 122
147 #define RK_GPIO3_D3 123
148 #define RK_GPIO3_D4 124
149 #define RK_GPIO3_D5 125
150 #define RK_GPIO3_D6 126
151 #define RK_GPIO3_D7 127
153 #define RK_GPIO4_A0 128
154 #define RK_GPIO4_A1 129
155 #define RK_GPIO4_A2 130
156 #define RK_GPIO4_A3 131
157 #define RK_GPIO4_A4 132
158 #define RK_GPIO4_A5 133
159 #define RK_GPIO4_A6 134
160 #define RK_GPIO4_A7 135
161 #define RK_GPIO4_B0 136
162 #define RK_GPIO4_B1 137
163 #define RK_GPIO4_B2 138
164 #define RK_GPIO4_B3 139
165 #define RK_GPIO4_B4 140
166 #define RK_GPIO4_B5 141
167 #define RK_GPIO4_B6 142
168 #define RK_GPIO4_B7 143
169 #define RK_GPIO4_C0 144
170 #define RK_GPIO4_C1 145
171 #define RK_GPIO4_C2 146
172 #define RK_GPIO4_C3 147
173 #define RK_GPIO4_C4 148
174 #define RK_GPIO4_C5 149
175 #define RK_GPIO4_C6 150
176 #define RK_GPIO4_C7 151
177 #define RK_GPIO4_D0 152
178 #define RK_GPIO4_D1 153
179 #define RK_GPIO4_D2 154
180 #define RK_GPIO4_D3 155
181 #define RK_GPIO4_D4 156
182 #define RK_GPIO4_D5 157
183 #define RK_GPIO4_D6 158
184 #define RK_GPIO4_D7 159
186 enum rockchip_pinctrl_type
{
205 * struct rockchip_gpio_regs
206 * @port_dr: data register
207 * @port_ddr: data direction register
208 * @int_en: interrupt enable
209 * @int_mask: interrupt mask
210 * @int_type: interrupt trigger type, such as high, low, edge trriger type.
211 * @int_polarity: interrupt polarity enable register
212 * @int_bothedge: interrupt bothedge enable register
213 * @int_status: interrupt status register
214 * @int_rawstatus: int_status = int_rawstatus & int_mask
215 * @debounce: enable debounce for interrupt signal
216 * @dbclk_div_en: enable divider for debounce clock
217 * @dbclk_div_con: setting for divider of debounce clock
218 * @port_eoi: end of interrupt of the port
219 * @ext_port: port data from external
220 * @version_id: controller version register
222 struct rockchip_gpio_regs
{
241 * struct rockchip_iomux
242 * @type: iomux variant using IOMUX_* constants
243 * @offset: if initialized to -1 it will be autocalculated, by specifying
244 * an initial offset value the relevant source offset can be reset
245 * to a new value for autocalculating the following iomux registers.
247 struct rockchip_iomux
{
253 * enum type index corresponding to rockchip_perpin_drv_list arrays index.
255 enum rockchip_pin_drv_type
{
256 DRV_TYPE_IO_DEFAULT
= 0,
257 DRV_TYPE_IO_1V8_OR_3V0
,
258 DRV_TYPE_IO_1V8_ONLY
,
259 DRV_TYPE_IO_1V8_3V0_AUTO
,
260 DRV_TYPE_IO_3V3_ONLY
,
265 * enum type index corresponding to rockchip_pull_list arrays index.
267 enum rockchip_pin_pull_type
{
268 PULL_TYPE_IO_DEFAULT
= 0,
269 PULL_TYPE_IO_1V8_ONLY
,
274 * struct rockchip_drv
275 * @drv_type: drive strength variant using rockchip_perpin_drv_type
276 * @offset: if initialized to -1 it will be autocalculated, by specifying
277 * an initial offset value the relevant source offset can be reset
278 * to a new value for autocalculating the following drive strength
279 * registers. if used chips own cal_drv func instead to calculate
280 * registers offset, the variant could be ignored.
282 struct rockchip_drv
{
283 enum rockchip_pin_drv_type drv_type
;
288 * struct rockchip_pin_bank
289 * @dev: the pinctrl device bind to the bank
290 * @reg_base: register base of the gpio bank
291 * @regmap_pull: optional separate register for additional pull settings
292 * @clk: clock of the gpio bank
293 * @db_clk: clock of the gpio debounce
294 * @irq: interrupt of the gpio bank
295 * @saved_masks: Saved content of GPIO_INTEN at suspend time.
296 * @pin_base: first pin number
297 * @nr_pins: number of pins in this bank
298 * @name: name of the bank
299 * @bank_num: number of the bank, to account for holes
300 * @iomux: array describing the 4 iomux sources of the bank
301 * @drv: array describing the 4 drive strength sources of the bank
302 * @pull_type: array describing the 4 pull type sources of the bank
303 * @valid: is all necessary information present
304 * @of_node: dt node of this bank
305 * @drvdata: common pinctrl basedata
306 * @domain: irqdomain of the gpio bank
307 * @gpio_chip: gpiolib chip
308 * @grange: gpio range
309 * @slock: spinlock for the gpio bank
310 * @toggle_edge_mode: bit mask to toggle (falling/rising) edge mode
311 * @recalced_mask: bit mask to indicate a need to recalulate the mask
312 * @route_mask: bits describing the routing pins of per bank
313 * @deferred_output: gpio output settings to be done after gpio bank probed
314 * @deferred_lock: mutex for the deferred_output shared btw gpio and pinctrl
316 struct rockchip_pin_bank
{
318 void __iomem
*reg_base
;
319 struct regmap
*regmap_pull
;
328 struct rockchip_iomux iomux
[4];
329 struct rockchip_drv drv
[4];
330 enum rockchip_pin_pull_type pull_type
[4];
332 struct device_node
*of_node
;
333 struct rockchip_pinctrl
*drvdata
;
334 struct irq_domain
*domain
;
335 struct gpio_chip gpio_chip
;
336 struct pinctrl_gpio_range grange
;
337 raw_spinlock_t slock
;
338 const struct rockchip_gpio_regs
*gpio_regs
;
340 u32 toggle_edge_mode
;
343 struct list_head deferred_pins
;
344 struct mutex deferred_lock
;
348 * struct rockchip_mux_recalced_data: represent a pin iomux data.
351 * @bit: index at register.
352 * @reg: register offset.
355 struct rockchip_mux_recalced_data
{
363 enum rockchip_mux_route_location
{
364 ROCKCHIP_ROUTE_SAME
= 0,
370 * struct rockchip_mux_recalced_data: represent a pin iomux data.
371 * @bank_num: bank number.
372 * @pin: index at register or used to calc index.
373 * @func: the min pin.
374 * @route_location: the mux route location (same, pmu, grf).
375 * @route_offset: the max pin.
376 * @route_val: the register offset.
378 struct rockchip_mux_route_data
{
382 enum rockchip_mux_route_location route_location
;
387 struct rockchip_pin_ctrl
{
388 struct rockchip_pin_bank
*pin_banks
;
392 enum rockchip_pinctrl_type type
;
397 struct rockchip_mux_recalced_data
*iomux_recalced
;
399 struct rockchip_mux_route_data
*iomux_routes
;
402 int (*pull_calc_reg
)(struct rockchip_pin_bank
*bank
,
403 int pin_num
, struct regmap
**regmap
,
405 int (*drv_calc_reg
)(struct rockchip_pin_bank
*bank
,
406 int pin_num
, struct regmap
**regmap
,
408 int (*schmitt_calc_reg
)(struct rockchip_pin_bank
*bank
,
409 int pin_num
, struct regmap
**regmap
,
413 struct rockchip_pin_config
{
415 unsigned long *configs
;
416 unsigned int nconfigs
;
419 enum pin_config_param
;
421 struct rockchip_pin_deferred
{
422 struct list_head head
;
424 enum pin_config_param param
;
429 * struct rockchip_pin_group: represent group of pins of a pinmux function.
430 * @name: name of the pin group, used to lookup the group.
431 * @pins: the pins included in this group.
432 * @npins: number of pins included in this group.
433 * @data: local pin configuration
435 struct rockchip_pin_group
{
439 struct rockchip_pin_config
*data
;
443 * struct rockchip_pmx_func: represent a pin function.
444 * @name: name of the pin function, used to lookup the function.
445 * @groups: one or more names of pin groups that provide this function.
446 * @ngroups: number of groups included in @groups.
448 struct rockchip_pmx_func
{
454 struct rockchip_pinctrl
{
455 struct regmap
*regmap_base
;
457 struct regmap
*regmap_pull
;
458 struct regmap
*regmap_pmu
;
460 struct rockchip_pin_ctrl
*ctrl
;
461 struct pinctrl_desc pctl
;
462 struct pinctrl_dev
*pctl_dev
;
463 struct rockchip_pin_group
*groups
;
464 unsigned int ngroups
;
465 struct rockchip_pmx_func
*functions
;
466 unsigned int nfunctions
;