1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Common Multi-Function Pin Definitions
5 * Copyright (C) 2007 Marvell International Ltd.
7 * 2007-8-21: eric miao <eric.miao@marvell.com>
11 #ifndef __ASM_PLAT_MFP_H
12 #define __ASM_PLAT_MFP_H
14 #define mfp_to_gpio(m) ((m) % 256)
16 /* list of all the configurable MFP pins */
214 MFP_PIN_GPIO255
= 255,
241 MFP_PIN_DF_nADV1_ALE
,
246 MFP_PIN_DF_nADV2_ALE
,
275 MFP_PIN_DF_nCS0_SM_nCS2
,
276 MFP_PIN_DF_nCS1_SM_nCS3
,
281 MFP_PIN_DF_CLE_SM_OEn
,
282 MFP_PIN_DF_ALE_SM_WEn
,
306 /* additional pins on PXA930 */
314 /* additional pins on MMP2 */
325 * a possible MFP configuration is represented by a 32-bit integer
327 * bit 0.. 9 - MFP Pin Number (1024 Pins Maximum)
328 * bit 10..12 - Alternate Function Selection
329 * bit 13..15 - Drive Strength
330 * bit 16..18 - Low Power Mode State
331 * bit 19..20 - Low Power Mode Edge Detection
332 * bit 21..22 - Run Mode Pull State
334 * to facilitate the definition, the following macros are provided
336 * MFP_CFG_DEFAULT - default MFP configuration value, with
337 * alternate function = 0,
338 * drive strength = fast 3mA (MFP_DS03X)
339 * low power mode = default
340 * edge detection = none
342 * MFP_CFG - default MFPR value with alternate function
343 * MFP_CFG_DRV - default MFPR value with alternate function and
345 * MFP_CFG_LPM - default MFPR value with alternate function and
347 * MFP_CFG_X - default MFPR value with alternate function,
348 * pin drive strength and low power mode
351 typedef unsigned long mfp_cfg_t
;
353 #define MFP_PIN(x) ((x) & 0x3ff)
355 #define MFP_AF0 (0x0 << 10)
356 #define MFP_AF1 (0x1 << 10)
357 #define MFP_AF2 (0x2 << 10)
358 #define MFP_AF3 (0x3 << 10)
359 #define MFP_AF4 (0x4 << 10)
360 #define MFP_AF5 (0x5 << 10)
361 #define MFP_AF6 (0x6 << 10)
362 #define MFP_AF7 (0x7 << 10)
363 #define MFP_AF_MASK (0x7 << 10)
364 #define MFP_AF(x) (((x) >> 10) & 0x7)
366 #define MFP_DS01X (0x0 << 13)
367 #define MFP_DS02X (0x1 << 13)
368 #define MFP_DS03X (0x2 << 13)
369 #define MFP_DS04X (0x3 << 13)
370 #define MFP_DS06X (0x4 << 13)
371 #define MFP_DS08X (0x5 << 13)
372 #define MFP_DS10X (0x6 << 13)
373 #define MFP_DS13X (0x7 << 13)
374 #define MFP_DS_MASK (0x7 << 13)
375 #define MFP_DS(x) (((x) >> 13) & 0x7)
377 #define MFP_LPM_DEFAULT (0x0 << 16)
378 #define MFP_LPM_DRIVE_LOW (0x1 << 16)
379 #define MFP_LPM_DRIVE_HIGH (0x2 << 16)
380 #define MFP_LPM_PULL_LOW (0x3 << 16)
381 #define MFP_LPM_PULL_HIGH (0x4 << 16)
382 #define MFP_LPM_FLOAT (0x5 << 16)
383 #define MFP_LPM_INPUT (0x6 << 16)
384 #define MFP_LPM_STATE_MASK (0x7 << 16)
385 #define MFP_LPM_STATE(x) (((x) >> 16) & 0x7)
387 #define MFP_LPM_EDGE_NONE (0x0 << 19)
388 #define MFP_LPM_EDGE_RISE (0x1 << 19)
389 #define MFP_LPM_EDGE_FALL (0x2 << 19)
390 #define MFP_LPM_EDGE_BOTH (0x3 << 19)
391 #define MFP_LPM_EDGE_MASK (0x3 << 19)
392 #define MFP_LPM_EDGE(x) (((x) >> 19) & 0x3)
394 #define MFP_PULL_NONE (0x0 << 21)
395 #define MFP_PULL_LOW (0x1 << 21)
396 #define MFP_PULL_HIGH (0x2 << 21)
397 #define MFP_PULL_BOTH (0x3 << 21)
398 #define MFP_PULL_FLOAT (0x4 << 21)
399 #define MFP_PULL_MASK (0x7 << 21)
400 #define MFP_PULL(x) (((x) >> 21) & 0x7)
402 #define MFP_CFG_DEFAULT (MFP_AF0 | MFP_DS03X | MFP_LPM_DEFAULT |\
403 MFP_LPM_EDGE_NONE | MFP_PULL_NONE)
405 #define MFP_CFG(pin, af) \
406 ((MFP_CFG_DEFAULT & ~MFP_AF_MASK) |\
407 (MFP_PIN(MFP_PIN_##pin) | MFP_##af))
409 #define MFP_CFG_DRV(pin, af, drv) \
410 ((MFP_CFG_DEFAULT & ~(MFP_AF_MASK | MFP_DS_MASK)) |\
411 (MFP_PIN(MFP_PIN_##pin) | MFP_##af | MFP_##drv))
413 #define MFP_CFG_LPM(pin, af, lpm) \
414 ((MFP_CFG_DEFAULT & ~(MFP_AF_MASK | MFP_LPM_STATE_MASK)) |\
415 (MFP_PIN(MFP_PIN_##pin) | MFP_##af | MFP_LPM_##lpm))
417 #define MFP_CFG_X(pin, af, drv, lpm) \
418 ((MFP_CFG_DEFAULT & ~(MFP_AF_MASK | MFP_DS_MASK | MFP_LPM_STATE_MASK)) |\
419 (MFP_PIN(MFP_PIN_##pin) | MFP_##af | MFP_##drv | MFP_LPM_##lpm))
421 #if defined(CONFIG_PXA3xx) || defined(CONFIG_ARCH_MMP)
423 * each MFP pin will have a MFPR register, since the offset of the
424 * register varies between processors, the processor specific code
425 * should initialize the pin offsets by mfp_init()
427 * mfp_init_base() - accepts a virtual base for all MFPR registers and
428 * initialize the MFP table to a default state
430 * mfp_init_addr() - accepts a table of "mfp_addr_map" structure, which
431 * represents a range of MFP pins from "start" to "end", with the offset
432 * beginning at "offset", to define a single pin, let "end" = -1.
436 * MFP_ADDR_X() to define a range of pins
437 * MFP_ADDR() to define a single pin
438 * MFP_ADDR_END to signal the end of pin offset definitions
440 struct mfp_addr_map
{
443 unsigned long offset
;
446 #define MFP_ADDR_X(start, end, offset) \
447 { MFP_PIN_##start, MFP_PIN_##end, offset }
449 #define MFP_ADDR(pin, offset) \
450 { MFP_PIN_##pin, -1, offset }
452 #define MFP_ADDR_END { MFP_PIN_INVALID, 0 }
454 void mfp_init_base(void __iomem
*mfpr_base
);
455 void mfp_init_addr(struct mfp_addr_map
*map
);
458 * mfp_{read, write}() - for direct read/write access to the MFPR register
459 * mfp_config() - for configuring a group of MFPR registers
460 * mfp_config_lpm() - configuring all low power MFPR registers for suspend
461 * mfp_config_run() - configuring all run time MFPR registers after resume
463 unsigned long mfp_read(int mfp
);
464 void mfp_write(int mfp
, unsigned long mfpr_val
);
465 void mfp_config(unsigned long *mfp_cfgs
, int num
);
466 void mfp_config_run(void);
467 void mfp_config_lpm(void);
468 #endif /* CONFIG_PXA3xx || CONFIG_ARCH_MMP */
470 #endif /* __ASM_PLAT_MFP_H */