1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
4 $id: http://devicetree.org/schemas/media/mediatek,mt8195-jpegdec.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: MediaTek JPEG Decoder
10 - kyrie wu <kyrie.wu@mediatek.corp-partner.google.com>
13 MediaTek JPEG Decoder is the JPEG decode hardware present in MediaTek SoCs
17 const: mediatek,mt8195-jpgdec
25 Points to the respective IOMMU block with master port as argument, see
26 Documentation/devicetree/bindings/iommu/mediatek,iommu.yaml for details.
27 Ports are according to the HW.
37 # Required child node:
42 The jpeg decoder hardware device node which should be added as subnodes to
47 const: mediatek,mt8195-jpgdec-hw
56 List of the hardware port in respective IOMMU block for current Socs.
57 Refer to bindings/iommu/mediatek,iommu.yaml.
81 additionalProperties: false
89 additionalProperties: false
93 #include <dt-bindings/interrupt-controller/arm-gic.h>
94 #include <dt-bindings/memory/mt8195-memory-port.h>
95 #include <dt-bindings/interrupt-controller/irq.h>
96 #include <dt-bindings/clock/mt8195-clk.h>
97 #include <dt-bindings/power/mt8195-power.h>
100 #address-cells = <2>;
104 compatible = "mediatek,mt8195-jpgdec";
105 power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
106 iommus = <&iommu_vpp M4U_PORT_L19_JPGDEC_WDMA0>,
107 <&iommu_vpp M4U_PORT_L19_JPGDEC_BSDMA0>,
108 <&iommu_vpp M4U_PORT_L19_JPGDEC_WDMA1>,
109 <&iommu_vpp M4U_PORT_L19_JPGDEC_BSDMA1>,
110 <&iommu_vpp M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
111 <&iommu_vpp M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
112 #address-cells = <2>;
117 compatible = "mediatek,mt8195-jpgdec-hw";
118 reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
119 iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
120 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
121 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
122 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
123 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
124 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
125 interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
126 clocks = <&vencsys CLK_VENC_JPGDEC>;
127 clock-names = "jpgdec";
128 power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
132 compatible = "mediatek,mt8195-jpgdec-hw";
133 reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
134 iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
135 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
136 <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
137 <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
138 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
139 <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
140 interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
141 clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
142 clock-names = "jpgdec";
143 power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
147 compatible = "mediatek,mt8195-jpgdec-hw";
148 reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
149 iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
150 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
151 <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
152 <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
153 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
154 <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
155 interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
156 clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
157 clock-names = "jpgdec";
158 power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;