1 // SPDX-License-Identifier: GPL-2.0
3 * Marvell Armada 370/XP SoC timer handling.
5 * Copyright (C) 2012 Marvell
7 * Lior Amsalem <alior@marvell.com>
8 * Gregory CLEMENT <gregory.clement@free-electrons.com>
9 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
11 * Timer 0 is used as free-running clocksource, while timer 1 is
12 * used as clock_event_device.
15 * Clocksource driver for Armada 370 and Armada XP SoC.
16 * This driver implements one compatible string for each SoC, given
17 * each has its own characteristics:
19 * * Armada 370 has no 25 MHz fixed timer.
21 * * Armada XP cannot work properly without such 25 MHz fixed timer as
22 * doing otherwise leads to using a clocksource whose frequency varies
23 * when doing cpufreq frequency changes.
25 * See Documentation/devicetree/bindings/timer/marvell,armada-370-xp-timer.txt
28 #include <linux/init.h>
29 #include <linux/platform_device.h>
30 #include <linux/kernel.h>
31 #include <linux/clk.h>
32 #include <linux/cpu.h>
33 #include <linux/timer.h>
34 #include <linux/clockchips.h>
35 #include <linux/interrupt.h>
37 #include <linux/of_irq.h>
38 #include <linux/of_address.h>
39 #include <linux/irq.h>
40 #include <linux/module.h>
41 #include <linux/sched_clock.h>
42 #include <linux/percpu.h>
43 #include <linux/syscore_ops.h>
45 #include <asm/delay.h>
48 * Timer block registers.
50 #define TIMER_CTRL_OFF 0x0000
51 #define TIMER0_EN BIT(0)
52 #define TIMER0_RELOAD_EN BIT(1)
53 #define TIMER0_25MHZ BIT(11)
54 #define TIMER0_DIV(div) ((div) << 19)
55 #define TIMER1_EN BIT(2)
56 #define TIMER1_RELOAD_EN BIT(3)
57 #define TIMER1_25MHZ BIT(12)
58 #define TIMER1_DIV(div) ((div) << 22)
59 #define TIMER_EVENTS_STATUS 0x0004
60 #define TIMER0_CLR_MASK (~0x1)
61 #define TIMER1_CLR_MASK (~0x100)
62 #define TIMER0_RELOAD_OFF 0x0010
63 #define TIMER0_VAL_OFF 0x0014
64 #define TIMER1_RELOAD_OFF 0x0018
65 #define TIMER1_VAL_OFF 0x001c
67 #define LCL_TIMER_EVENTS_STATUS 0x0028
68 /* Global timers are connected to the coherency fabric clock, and the
69 below divider reduces their incrementing frequency. */
70 #define TIMER_DIVIDER_SHIFT 5
71 #define TIMER_DIVIDER (1 << TIMER_DIVIDER_SHIFT)
76 static void __iomem
*timer_base
, *local_base
;
77 static unsigned int timer_clk
;
78 static bool timer25Mhz
= true;
79 static u32 enable_mask
;
82 * Number of timer ticks per jiffy.
84 static u32 ticks_per_jiffy
;
86 static struct clock_event_device __percpu
*armada_370_xp_evt
;
88 static void local_timer_ctrl_clrset(u32 clr
, u32 set
)
90 writel((readl(local_base
+ TIMER_CTRL_OFF
) & ~clr
) | set
,
91 local_base
+ TIMER_CTRL_OFF
);
94 static u64 notrace
armada_370_xp_read_sched_clock(void)
96 return ~readl(timer_base
+ TIMER0_VAL_OFF
);
100 * Clockevent handling.
103 armada_370_xp_clkevt_next_event(unsigned long delta
,
104 struct clock_event_device
*dev
)
107 * Clear clockevent timer interrupt.
109 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
112 * Setup new clockevent timer value.
114 writel(delta
, local_base
+ TIMER0_VAL_OFF
);
119 local_timer_ctrl_clrset(TIMER0_RELOAD_EN
, enable_mask
);
123 static int armada_370_xp_clkevt_shutdown(struct clock_event_device
*evt
)
128 local_timer_ctrl_clrset(TIMER0_EN
, 0);
131 * ACK pending timer interrupt.
133 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
137 static int armada_370_xp_clkevt_set_periodic(struct clock_event_device
*evt
)
140 * Setup timer to fire at 1/HZ intervals.
142 writel(ticks_per_jiffy
- 1, local_base
+ TIMER0_RELOAD_OFF
);
143 writel(ticks_per_jiffy
- 1, local_base
+ TIMER0_VAL_OFF
);
148 local_timer_ctrl_clrset(0, TIMER0_RELOAD_EN
| enable_mask
);
152 static int armada_370_xp_clkevt_irq
;
154 static irqreturn_t
armada_370_xp_timer_interrupt(int irq
, void *dev_id
)
157 * ACK timer interrupt and call event handler.
159 struct clock_event_device
*evt
= dev_id
;
161 writel(TIMER0_CLR_MASK
, local_base
+ LCL_TIMER_EVENTS_STATUS
);
162 evt
->event_handler(evt
);
168 * Setup the local clock events for a CPU.
170 static int armada_370_xp_timer_starting_cpu(unsigned int cpu
)
172 struct clock_event_device
*evt
= per_cpu_ptr(armada_370_xp_evt
, cpu
);
173 u32 clr
= 0, set
= 0;
179 local_timer_ctrl_clrset(clr
, set
);
181 evt
->name
= "armada_370_xp_per_cpu_tick";
182 evt
->features
= CLOCK_EVT_FEAT_ONESHOT
|
183 CLOCK_EVT_FEAT_PERIODIC
;
186 evt
->set_next_event
= armada_370_xp_clkevt_next_event
;
187 evt
->set_state_shutdown
= armada_370_xp_clkevt_shutdown
;
188 evt
->set_state_periodic
= armada_370_xp_clkevt_set_periodic
;
189 evt
->set_state_oneshot
= armada_370_xp_clkevt_shutdown
;
190 evt
->tick_resume
= armada_370_xp_clkevt_shutdown
;
191 evt
->irq
= armada_370_xp_clkevt_irq
;
192 evt
->cpumask
= cpumask_of(cpu
);
194 clockevents_config_and_register(evt
, timer_clk
, 1, 0xfffffffe);
195 enable_percpu_irq(evt
->irq
, 0);
200 static int armada_370_xp_timer_dying_cpu(unsigned int cpu
)
202 struct clock_event_device
*evt
= per_cpu_ptr(armada_370_xp_evt
, cpu
);
204 disable_percpu_irq(evt
->irq
);
208 static u32 timer0_ctrl_reg
, timer0_local_ctrl_reg
;
210 static int armada_370_xp_timer_suspend(void)
212 timer0_ctrl_reg
= readl(timer_base
+ TIMER_CTRL_OFF
);
213 timer0_local_ctrl_reg
= readl(local_base
+ TIMER_CTRL_OFF
);
217 static void armada_370_xp_timer_resume(void)
219 writel(0xffffffff, timer_base
+ TIMER0_VAL_OFF
);
220 writel(0xffffffff, timer_base
+ TIMER0_RELOAD_OFF
);
221 writel(timer0_ctrl_reg
, timer_base
+ TIMER_CTRL_OFF
);
222 writel(timer0_local_ctrl_reg
, local_base
+ TIMER_CTRL_OFF
);
225 static struct syscore_ops armada_370_xp_timer_syscore_ops
= {
226 .suspend
= armada_370_xp_timer_suspend
,
227 .resume
= armada_370_xp_timer_resume
,
230 static unsigned long armada_370_delay_timer_read(void)
232 return ~readl(timer_base
+ TIMER0_VAL_OFF
);
235 static struct delay_timer armada_370_delay_timer
= {
236 .read_current_timer
= armada_370_delay_timer_read
,
239 static int __init
armada_370_xp_timer_common_init(struct device_node
*np
)
241 u32 clr
= 0, set
= 0;
244 timer_base
= of_iomap(np
, 0);
246 pr_err("Failed to iomap\n");
250 local_base
= of_iomap(np
, 1);
252 pr_err("Failed to iomap\n");
258 enable_mask
= TIMER0_EN
;
261 enable_mask
= TIMER0_EN
| TIMER0_DIV(TIMER_DIVIDER_SHIFT
);
263 atomic_io_modify(timer_base
+ TIMER_CTRL_OFF
, clr
| set
, set
);
264 local_timer_ctrl_clrset(clr
, set
);
267 * We use timer 0 as clocksource, and private(local) timer 0
270 armada_370_xp_clkevt_irq
= irq_of_parse_and_map(np
, 4);
272 ticks_per_jiffy
= (timer_clk
+ HZ
/ 2) / HZ
;
275 * Setup free-running clocksource timer (interrupts
278 writel(0xffffffff, timer_base
+ TIMER0_VAL_OFF
);
279 writel(0xffffffff, timer_base
+ TIMER0_RELOAD_OFF
);
281 atomic_io_modify(timer_base
+ TIMER_CTRL_OFF
,
282 TIMER0_RELOAD_EN
| enable_mask
,
283 TIMER0_RELOAD_EN
| enable_mask
);
285 armada_370_delay_timer
.freq
= timer_clk
;
286 register_current_timer_delay(&armada_370_delay_timer
);
289 * Set scale and timer for sched_clock.
291 sched_clock_register(armada_370_xp_read_sched_clock
, 32, timer_clk
);
293 res
= clocksource_mmio_init(timer_base
+ TIMER0_VAL_OFF
,
294 "armada_370_xp_clocksource",
295 timer_clk
, 300, 32, clocksource_mmio_readl_down
);
297 pr_err("Failed to initialize clocksource mmio\n");
301 armada_370_xp_evt
= alloc_percpu(struct clock_event_device
);
302 if (!armada_370_xp_evt
)
306 * Setup clockevent timer (interrupt-driven).
308 res
= request_percpu_irq(armada_370_xp_clkevt_irq
,
309 armada_370_xp_timer_interrupt
,
310 "armada_370_xp_per_cpu_tick",
312 /* Immediately configure the timer on the boot CPU */
314 pr_err("Failed to request percpu irq\n");
318 res
= cpuhp_setup_state(CPUHP_AP_ARMADA_TIMER_STARTING
,
319 "clockevents/armada:starting",
320 armada_370_xp_timer_starting_cpu
,
321 armada_370_xp_timer_dying_cpu
);
323 pr_err("Failed to setup hotplug state and timer\n");
327 register_syscore_ops(&armada_370_xp_timer_syscore_ops
);
332 static int __init
armada_xp_timer_init(struct device_node
*np
)
334 struct clk
*clk
= of_clk_get_by_name(np
, "fixed");
338 pr_err("Failed to get clock\n");
342 ret
= clk_prepare_enable(clk
);
346 timer_clk
= clk_get_rate(clk
);
348 return armada_370_xp_timer_common_init(np
);
350 TIMER_OF_DECLARE(armada_xp
, "marvell,armada-xp-timer",
351 armada_xp_timer_init
);
353 static int __init
armada_375_timer_init(struct device_node
*np
)
358 clk
= of_clk_get_by_name(np
, "fixed");
360 ret
= clk_prepare_enable(clk
);
363 timer_clk
= clk_get_rate(clk
);
367 * This fallback is required in order to retain proper
368 * devicetree backwards compatibility.
370 clk
= of_clk_get(np
, 0);
372 /* Must have at least a clock */
374 pr_err("Failed to get clock\n");
378 ret
= clk_prepare_enable(clk
);
382 timer_clk
= clk_get_rate(clk
) / TIMER_DIVIDER
;
386 return armada_370_xp_timer_common_init(np
);
388 TIMER_OF_DECLARE(armada_375
, "marvell,armada-375-timer",
389 armada_375_timer_init
);
391 static int __init
armada_370_timer_init(struct device_node
*np
)
396 clk
= of_clk_get(np
, 0);
398 pr_err("Failed to get clock\n");
402 ret
= clk_prepare_enable(clk
);
406 timer_clk
= clk_get_rate(clk
) / TIMER_DIVIDER
;
409 return armada_370_xp_timer_common_init(np
);
411 TIMER_OF_DECLARE(armada_370
, "marvell,armada-370-timer",
412 armada_370_timer_init
);