1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2016-2022 NVIDIA Corporation
5 * Author: Thierry Reding <treding@nvidia.com>
6 * Dipen Patel <dpatel@nvidia.com>
9 #include <linux/gpio/driver.h>
10 #include <linux/hte.h>
11 #include <linux/interrupt.h>
12 #include <linux/irq.h>
13 #include <linux/module.h>
15 #include <linux/platform_device.h>
16 #include <linux/property.h>
17 #include <linux/seq_file.h>
19 #include <dt-bindings/gpio/tegra186-gpio.h>
20 #include <dt-bindings/gpio/tegra194-gpio.h>
21 #include <dt-bindings/gpio/tegra234-gpio.h>
22 #include <dt-bindings/gpio/tegra241-gpio.h>
24 /* security registers */
25 #define TEGRA186_GPIO_CTL_SCR 0x0c
26 #define TEGRA186_GPIO_CTL_SCR_SEC_WEN BIT(28)
27 #define TEGRA186_GPIO_CTL_SCR_SEC_REN BIT(27)
29 #define TEGRA186_GPIO_INT_ROUTE_MAPPING(p, x) (0x14 + (p) * 0x20 + (x) * 4)
31 #define TEGRA186_GPIO_VM 0x00
32 #define TEGRA186_GPIO_VM_RW_MASK 0x03
33 #define TEGRA186_GPIO_SCR 0x04
34 #define TEGRA186_GPIO_SCR_PIN_SIZE 0x08
35 #define TEGRA186_GPIO_SCR_PORT_SIZE 0x40
36 #define TEGRA186_GPIO_SCR_SEC_WEN BIT(28)
37 #define TEGRA186_GPIO_SCR_SEC_REN BIT(27)
38 #define TEGRA186_GPIO_SCR_SEC_G1W BIT(9)
39 #define TEGRA186_GPIO_SCR_SEC_G1R BIT(1)
41 /* control registers */
42 #define TEGRA186_GPIO_ENABLE_CONFIG 0x00
43 #define TEGRA186_GPIO_ENABLE_CONFIG_ENABLE BIT(0)
44 #define TEGRA186_GPIO_ENABLE_CONFIG_OUT BIT(1)
45 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_NONE (0x0 << 2)
46 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL (0x1 << 2)
47 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE (0x2 << 2)
48 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE (0x3 << 2)
49 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK (0x3 << 2)
50 #define TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL BIT(4)
51 #define TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE BIT(5)
52 #define TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT BIT(6)
53 #define TEGRA186_GPIO_ENABLE_CONFIG_TIMESTAMP_FUNC BIT(7)
55 #define TEGRA186_GPIO_DEBOUNCE_CONTROL 0x04
56 #define TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(x) ((x) & 0xff)
58 #define TEGRA186_GPIO_INPUT 0x08
59 #define TEGRA186_GPIO_INPUT_HIGH BIT(0)
61 #define TEGRA186_GPIO_OUTPUT_CONTROL 0x0c
62 #define TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED BIT(0)
64 #define TEGRA186_GPIO_OUTPUT_VALUE 0x10
65 #define TEGRA186_GPIO_OUTPUT_VALUE_HIGH BIT(0)
67 #define TEGRA186_GPIO_INTERRUPT_CLEAR 0x14
69 #define TEGRA186_GPIO_INTERRUPT_STATUS(x) (0x100 + (x) * 4)
71 struct tegra_gpio_port
{
78 struct tegra186_pin_range
{
83 struct tegra_gpio_soc
{
84 const struct tegra_gpio_port
*ports
;
85 unsigned int num_ports
;
87 unsigned int instance
;
89 unsigned int num_irqs_per_bank
;
91 const struct tegra186_pin_range
*pin_ranges
;
92 unsigned int num_pin_ranges
;
99 struct gpio_chip gpio
;
100 unsigned int num_irq
;
103 const struct tegra_gpio_soc
*soc
;
104 unsigned int num_irqs_per_bank
;
105 unsigned int num_banks
;
107 void __iomem
*secure
;
111 static const struct tegra_gpio_port
*
112 tegra186_gpio_get_port(struct tegra_gpio
*gpio
, unsigned int *pin
)
114 unsigned int start
= 0, i
;
116 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++) {
117 const struct tegra_gpio_port
*port
= &gpio
->soc
->ports
[i
];
119 if (*pin
>= start
&& *pin
< start
+ port
->pins
) {
130 static void __iomem
*tegra186_gpio_get_base(struct tegra_gpio
*gpio
,
133 const struct tegra_gpio_port
*port
;
136 port
= tegra186_gpio_get_port(gpio
, &pin
);
140 offset
= port
->bank
* 0x1000 + port
->port
* 0x200;
142 return gpio
->base
+ offset
+ pin
* 0x20;
145 static void __iomem
*tegra186_gpio_get_secure_base(struct tegra_gpio
*gpio
,
148 const struct tegra_gpio_port
*port
;
151 port
= tegra186_gpio_get_port(gpio
, &pin
);
155 offset
= port
->bank
* 0x1000 + port
->port
* TEGRA186_GPIO_SCR_PORT_SIZE
;
157 return gpio
->secure
+ offset
+ pin
* TEGRA186_GPIO_SCR_PIN_SIZE
;
160 static inline bool tegra186_gpio_is_accessible(struct tegra_gpio
*gpio
, unsigned int pin
)
162 void __iomem
*secure
;
165 secure
= tegra186_gpio_get_secure_base(gpio
, pin
);
167 if (gpio
->soc
->has_vm_support
) {
168 value
= readl(secure
+ TEGRA186_GPIO_VM
);
169 if ((value
& TEGRA186_GPIO_VM_RW_MASK
) != TEGRA186_GPIO_VM_RW_MASK
)
173 value
= __raw_readl(secure
+ TEGRA186_GPIO_SCR
);
176 * When SCR_SEC_[R|W]EN is unset, then we have full read/write access to all the
177 * registers for given GPIO pin.
178 * When SCR_SEC[R|W]EN is set, then there is need to further check the accompanying
179 * SCR_SEC_G1[R|W] bit to determine read/write access to all the registers for given
183 if (((value
& TEGRA186_GPIO_SCR_SEC_REN
) == 0 ||
184 ((value
& TEGRA186_GPIO_SCR_SEC_REN
) && (value
& TEGRA186_GPIO_SCR_SEC_G1R
))) &&
185 ((value
& TEGRA186_GPIO_SCR_SEC_WEN
) == 0 ||
186 ((value
& TEGRA186_GPIO_SCR_SEC_WEN
) && (value
& TEGRA186_GPIO_SCR_SEC_G1W
))))
192 static int tegra186_init_valid_mask(struct gpio_chip
*chip
,
193 unsigned long *valid_mask
, unsigned int ngpios
)
195 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
198 for (j
= 0; j
< ngpios
; j
++) {
199 if (!tegra186_gpio_is_accessible(gpio
, j
))
200 clear_bit(j
, valid_mask
);
205 static int tegra186_gpio_get_direction(struct gpio_chip
*chip
,
208 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
212 base
= tegra186_gpio_get_base(gpio
, offset
);
213 if (WARN_ON(base
== NULL
))
216 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
217 if (value
& TEGRA186_GPIO_ENABLE_CONFIG_OUT
)
218 return GPIO_LINE_DIRECTION_OUT
;
220 return GPIO_LINE_DIRECTION_IN
;
223 static int tegra186_gpio_direction_input(struct gpio_chip
*chip
,
226 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
230 base
= tegra186_gpio_get_base(gpio
, offset
);
231 if (WARN_ON(base
== NULL
))
234 value
= readl(base
+ TEGRA186_GPIO_OUTPUT_CONTROL
);
235 value
|= TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED
;
236 writel(value
, base
+ TEGRA186_GPIO_OUTPUT_CONTROL
);
238 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
239 value
|= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE
;
240 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_OUT
;
241 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
246 static int tegra186_gpio_direction_output(struct gpio_chip
*chip
,
247 unsigned int offset
, int level
)
249 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
253 /* configure output level first */
254 chip
->set(chip
, offset
, level
);
256 base
= tegra186_gpio_get_base(gpio
, offset
);
257 if (WARN_ON(base
== NULL
))
260 /* set the direction */
261 value
= readl(base
+ TEGRA186_GPIO_OUTPUT_CONTROL
);
262 value
&= ~TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED
;
263 writel(value
, base
+ TEGRA186_GPIO_OUTPUT_CONTROL
);
265 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
266 value
|= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE
;
267 value
|= TEGRA186_GPIO_ENABLE_CONFIG_OUT
;
268 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
273 #define HTE_BOTH_EDGES (HTE_RISING_EDGE_TS | HTE_FALLING_EDGE_TS)
275 static int tegra186_gpio_en_hw_ts(struct gpio_chip
*gc
, u32 offset
,
278 struct tegra_gpio
*gpio
;
285 gpio
= gpiochip_get_data(gc
);
289 base
= tegra186_gpio_get_base(gpio
, offset
);
290 if (WARN_ON(base
== NULL
))
293 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
294 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TIMESTAMP_FUNC
;
296 if (flags
== HTE_BOTH_EDGES
) {
297 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE
;
298 } else if (flags
== HTE_RISING_EDGE_TS
) {
299 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
300 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL
;
301 } else if (flags
== HTE_FALLING_EDGE_TS
) {
302 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
305 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
310 static int tegra186_gpio_dis_hw_ts(struct gpio_chip
*gc
, u32 offset
,
313 struct tegra_gpio
*gpio
;
320 gpio
= gpiochip_get_data(gc
);
324 base
= tegra186_gpio_get_base(gpio
, offset
);
325 if (WARN_ON(base
== NULL
))
328 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
329 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TIMESTAMP_FUNC
;
330 if (flags
== HTE_BOTH_EDGES
) {
331 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE
;
332 } else if (flags
== HTE_RISING_EDGE_TS
) {
333 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
334 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL
;
335 } else if (flags
== HTE_FALLING_EDGE_TS
) {
336 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
338 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
343 static int tegra186_gpio_get(struct gpio_chip
*chip
, unsigned int offset
)
345 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
349 base
= tegra186_gpio_get_base(gpio
, offset
);
350 if (WARN_ON(base
== NULL
))
353 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
354 if (value
& TEGRA186_GPIO_ENABLE_CONFIG_OUT
)
355 value
= readl(base
+ TEGRA186_GPIO_OUTPUT_VALUE
);
357 value
= readl(base
+ TEGRA186_GPIO_INPUT
);
359 return value
& BIT(0);
362 static void tegra186_gpio_set(struct gpio_chip
*chip
, unsigned int offset
,
365 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
369 base
= tegra186_gpio_get_base(gpio
, offset
);
370 if (WARN_ON(base
== NULL
))
373 value
= readl(base
+ TEGRA186_GPIO_OUTPUT_VALUE
);
375 value
&= ~TEGRA186_GPIO_OUTPUT_VALUE_HIGH
;
377 value
|= TEGRA186_GPIO_OUTPUT_VALUE_HIGH
;
379 writel(value
, base
+ TEGRA186_GPIO_OUTPUT_VALUE
);
382 static int tegra186_gpio_set_config(struct gpio_chip
*chip
,
384 unsigned long config
)
386 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
390 base
= tegra186_gpio_get_base(gpio
, offset
);
394 if (pinconf_to_config_param(config
) != PIN_CONFIG_INPUT_DEBOUNCE
)
397 debounce
= pinconf_to_config_argument(config
);
400 * The Tegra186 GPIO controller supports a maximum of 255 ms debounce
403 if (debounce
> 255000)
406 debounce
= DIV_ROUND_UP(debounce
, USEC_PER_MSEC
);
408 value
= TEGRA186_GPIO_DEBOUNCE_CONTROL_THRESHOLD(debounce
);
409 writel(value
, base
+ TEGRA186_GPIO_DEBOUNCE_CONTROL
);
411 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
412 value
|= TEGRA186_GPIO_ENABLE_CONFIG_DEBOUNCE
;
413 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
418 static int tegra186_gpio_add_pin_ranges(struct gpio_chip
*chip
)
420 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
421 struct pinctrl_dev
*pctldev
;
422 struct device_node
*np
;
426 if (!gpio
->soc
->pinmux
|| gpio
->soc
->num_pin_ranges
== 0)
429 np
= of_find_compatible_node(NULL
, NULL
, gpio
->soc
->pinmux
);
433 pctldev
= of_pinctrl_get(np
);
436 return -EPROBE_DEFER
;
438 for (i
= 0; i
< gpio
->soc
->num_pin_ranges
; i
++) {
439 unsigned int pin
= gpio
->soc
->pin_ranges
[i
].offset
, port
;
440 const char *group
= gpio
->soc
->pin_ranges
[i
].group
;
445 if (port
>= gpio
->soc
->num_ports
) {
446 dev_warn(chip
->parent
, "invalid port %u for %s\n",
451 for (j
= 0; j
< port
; j
++)
452 pin
+= gpio
->soc
->ports
[j
].pins
;
454 err
= gpiochip_add_pingroup_range(chip
, pctldev
, pin
, group
);
462 static int tegra186_gpio_of_xlate(struct gpio_chip
*chip
,
463 const struct of_phandle_args
*spec
,
466 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
467 unsigned int port
, pin
, i
, offset
= 0;
469 if (WARN_ON(chip
->of_gpio_n_cells
< 2))
472 if (WARN_ON(spec
->args_count
< chip
->of_gpio_n_cells
))
475 port
= spec
->args
[0] / 8;
476 pin
= spec
->args
[0] % 8;
478 if (port
>= gpio
->soc
->num_ports
) {
479 dev_err(chip
->parent
, "invalid port number: %u\n", port
);
483 for (i
= 0; i
< port
; i
++)
484 offset
+= gpio
->soc
->ports
[i
].pins
;
487 *flags
= spec
->args
[1];
492 #define to_tegra_gpio(x) container_of((x), struct tegra_gpio, gpio)
494 static void tegra186_irq_ack(struct irq_data
*data
)
496 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(data
);
497 struct tegra_gpio
*gpio
= to_tegra_gpio(gc
);
500 base
= tegra186_gpio_get_base(gpio
, data
->hwirq
);
501 if (WARN_ON(base
== NULL
))
504 writel(1, base
+ TEGRA186_GPIO_INTERRUPT_CLEAR
);
507 static void tegra186_irq_mask(struct irq_data
*data
)
509 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(data
);
510 struct tegra_gpio
*gpio
= to_tegra_gpio(gc
);
514 base
= tegra186_gpio_get_base(gpio
, data
->hwirq
);
515 if (WARN_ON(base
== NULL
))
518 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
519 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT
;
520 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
522 gpiochip_disable_irq(&gpio
->gpio
, data
->hwirq
);
525 static void tegra186_irq_unmask(struct irq_data
*data
)
527 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(data
);
528 struct tegra_gpio
*gpio
= to_tegra_gpio(gc
);
532 base
= tegra186_gpio_get_base(gpio
, data
->hwirq
);
533 if (WARN_ON(base
== NULL
))
536 gpiochip_enable_irq(&gpio
->gpio
, data
->hwirq
);
538 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
539 value
|= TEGRA186_GPIO_ENABLE_CONFIG_INTERRUPT
;
540 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
543 static int tegra186_irq_set_type(struct irq_data
*data
, unsigned int type
)
545 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(data
);
546 struct tegra_gpio
*gpio
= to_tegra_gpio(gc
);
550 base
= tegra186_gpio_get_base(gpio
, data
->hwirq
);
551 if (WARN_ON(base
== NULL
))
554 value
= readl(base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
555 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_MASK
;
556 value
&= ~TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL
;
558 switch (type
& IRQ_TYPE_SENSE_MASK
) {
562 case IRQ_TYPE_EDGE_RISING
:
563 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
564 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL
;
567 case IRQ_TYPE_EDGE_FALLING
:
568 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_SINGLE_EDGE
;
571 case IRQ_TYPE_EDGE_BOTH
:
572 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_DOUBLE_EDGE
;
575 case IRQ_TYPE_LEVEL_HIGH
:
576 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL
;
577 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_LEVEL
;
580 case IRQ_TYPE_LEVEL_LOW
:
581 value
|= TEGRA186_GPIO_ENABLE_CONFIG_TRIGGER_TYPE_LEVEL
;
588 writel(value
, base
+ TEGRA186_GPIO_ENABLE_CONFIG
);
590 if ((type
& IRQ_TYPE_EDGE_BOTH
) == 0)
591 irq_set_handler_locked(data
, handle_level_irq
);
593 irq_set_handler_locked(data
, handle_edge_irq
);
595 if (data
->parent_data
)
596 return irq_chip_set_type_parent(data
, type
);
601 static int tegra186_irq_set_wake(struct irq_data
*data
, unsigned int on
)
603 if (data
->parent_data
)
604 return irq_chip_set_wake_parent(data
, on
);
609 static void tegra186_irq_print_chip(struct irq_data
*data
, struct seq_file
*p
)
611 struct gpio_chip
*gc
= irq_data_get_irq_chip_data(data
);
613 seq_printf(p
, dev_name(gc
->parent
));
616 static const struct irq_chip tegra186_gpio_irq_chip
= {
617 .irq_ack
= tegra186_irq_ack
,
618 .irq_mask
= tegra186_irq_mask
,
619 .irq_unmask
= tegra186_irq_unmask
,
620 .irq_set_type
= tegra186_irq_set_type
,
621 .irq_set_wake
= tegra186_irq_set_wake
,
622 .irq_print_chip
= tegra186_irq_print_chip
,
623 .flags
= IRQCHIP_IMMUTABLE
,
624 GPIOCHIP_IRQ_RESOURCE_HELPERS
,
627 static void tegra186_gpio_irq(struct irq_desc
*desc
)
629 struct tegra_gpio
*gpio
= irq_desc_get_handler_data(desc
);
630 struct irq_domain
*domain
= gpio
->gpio
.irq
.domain
;
631 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
632 unsigned int parent
= irq_desc_get_irq(desc
);
633 unsigned int i
, j
, offset
= 0;
635 chained_irq_enter(chip
, desc
);
637 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++) {
638 const struct tegra_gpio_port
*port
= &gpio
->soc
->ports
[i
];
643 base
= gpio
->base
+ port
->bank
* 0x1000 + port
->port
* 0x200;
645 /* skip ports that are not associated with this bank */
646 for (j
= 0; j
< gpio
->num_irqs_per_bank
; j
++) {
647 if (parent
== gpio
->irq
[port
->bank
* gpio
->num_irqs_per_bank
+ j
])
651 if (j
== gpio
->num_irqs_per_bank
)
654 value
= readl(base
+ TEGRA186_GPIO_INTERRUPT_STATUS(1));
656 for_each_set_bit(pin
, &value
, port
->pins
) {
657 int ret
= generic_handle_domain_irq(domain
, offset
+ pin
);
658 WARN_RATELIMIT(ret
, "hwirq = %d", offset
+ pin
);
662 offset
+= port
->pins
;
665 chained_irq_exit(chip
, desc
);
668 static int tegra186_gpio_irq_domain_translate(struct irq_domain
*domain
,
669 struct irq_fwspec
*fwspec
,
670 unsigned long *hwirq
,
673 struct tegra_gpio
*gpio
= gpiochip_get_data(domain
->host_data
);
674 unsigned int port
, pin
, i
, offset
= 0;
676 if (WARN_ON(gpio
->gpio
.of_gpio_n_cells
< 2))
679 if (WARN_ON(fwspec
->param_count
< gpio
->gpio
.of_gpio_n_cells
))
682 port
= fwspec
->param
[0] / 8;
683 pin
= fwspec
->param
[0] % 8;
685 if (port
>= gpio
->soc
->num_ports
)
688 for (i
= 0; i
< port
; i
++)
689 offset
+= gpio
->soc
->ports
[i
].pins
;
691 *type
= fwspec
->param
[1] & IRQ_TYPE_SENSE_MASK
;
692 *hwirq
= offset
+ pin
;
697 static int tegra186_gpio_populate_parent_fwspec(struct gpio_chip
*chip
,
698 union gpio_irq_fwspec
*gfwspec
,
699 unsigned int parent_hwirq
,
700 unsigned int parent_type
)
702 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
703 struct irq_fwspec
*fwspec
= &gfwspec
->fwspec
;
705 fwspec
->fwnode
= chip
->irq
.parent_domain
->fwnode
;
706 fwspec
->param_count
= 3;
707 fwspec
->param
[0] = gpio
->soc
->instance
;
708 fwspec
->param
[1] = parent_hwirq
;
709 fwspec
->param
[2] = parent_type
;
714 static int tegra186_gpio_child_to_parent_hwirq(struct gpio_chip
*chip
,
717 unsigned int *parent_hwirq
,
718 unsigned int *parent_type
)
720 *parent_hwirq
= chip
->irq
.child_offset_to_irq(chip
, hwirq
);
726 static unsigned int tegra186_gpio_child_offset_to_irq(struct gpio_chip
*chip
,
729 struct tegra_gpio
*gpio
= gpiochip_get_data(chip
);
732 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++) {
733 if (offset
< gpio
->soc
->ports
[i
].pins
)
736 offset
-= gpio
->soc
->ports
[i
].pins
;
739 return offset
+ i
* 8;
742 static const struct of_device_id tegra186_pmc_of_match
[] = {
743 { .compatible
= "nvidia,tegra186-pmc" },
744 { .compatible
= "nvidia,tegra194-pmc" },
745 { .compatible
= "nvidia,tegra234-pmc" },
749 static void tegra186_gpio_init_route_mapping(struct tegra_gpio
*gpio
)
751 struct device
*dev
= gpio
->gpio
.parent
;
755 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++) {
756 const struct tegra_gpio_port
*port
= &gpio
->soc
->ports
[i
];
757 unsigned int offset
, p
= port
->port
;
760 base
= gpio
->secure
+ port
->bank
* 0x1000 + 0x800;
762 value
= readl(base
+ TEGRA186_GPIO_CTL_SCR
);
765 * For controllers that haven't been locked down yet, make
766 * sure to program the default interrupt route mapping.
768 if ((value
& TEGRA186_GPIO_CTL_SCR_SEC_REN
) == 0 &&
769 (value
& TEGRA186_GPIO_CTL_SCR_SEC_WEN
) == 0) {
771 * On Tegra194 and later, each pin can be routed to one or more
774 dev_dbg(dev
, "programming default interrupt routing for port %s\n",
777 offset
= TEGRA186_GPIO_INT_ROUTE_MAPPING(p
, 0);
780 * By default we only want to route GPIO pins to IRQ 0. This works
781 * only under the assumption that we're running as the host kernel
782 * and hence all GPIO pins are owned by Linux.
784 * For cases where Linux is the guest OS, the hypervisor will have
785 * to configure the interrupt routing and pass only the valid
786 * interrupts via device tree.
788 value
= readl(base
+ offset
);
789 value
= BIT(port
->pins
) - 1;
790 writel(value
, base
+ offset
);
795 static unsigned int tegra186_gpio_irqs_per_bank(struct tegra_gpio
*gpio
)
797 struct device
*dev
= gpio
->gpio
.parent
;
799 if (gpio
->num_irq
> gpio
->num_banks
) {
800 if (gpio
->num_irq
% gpio
->num_banks
!= 0)
804 if (gpio
->num_irq
< gpio
->num_banks
)
807 gpio
->num_irqs_per_bank
= gpio
->num_irq
/ gpio
->num_banks
;
809 if (gpio
->num_irqs_per_bank
> gpio
->soc
->num_irqs_per_bank
)
815 dev_err(dev
, "invalid number of interrupts (%u) for %u banks\n",
816 gpio
->num_irq
, gpio
->num_banks
);
820 static int tegra186_gpio_probe(struct platform_device
*pdev
)
822 unsigned int i
, j
, offset
;
823 struct gpio_irq_chip
*irq
;
824 struct tegra_gpio
*gpio
;
825 struct device_node
*np
;
829 gpio
= devm_kzalloc(&pdev
->dev
, sizeof(*gpio
), GFP_KERNEL
);
833 gpio
->soc
= device_get_match_data(&pdev
->dev
);
834 gpio
->gpio
.label
= gpio
->soc
->name
;
835 gpio
->gpio
.parent
= &pdev
->dev
;
837 /* count the number of banks in the controller */
838 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++)
839 if (gpio
->soc
->ports
[i
].bank
> gpio
->num_banks
)
840 gpio
->num_banks
= gpio
->soc
->ports
[i
].bank
;
844 /* get register apertures */
845 gpio
->secure
= devm_platform_ioremap_resource_byname(pdev
, "security");
846 if (IS_ERR(gpio
->secure
)) {
847 gpio
->secure
= devm_platform_ioremap_resource(pdev
, 0);
848 if (IS_ERR(gpio
->secure
))
849 return PTR_ERR(gpio
->secure
);
852 gpio
->base
= devm_platform_ioremap_resource_byname(pdev
, "gpio");
853 if (IS_ERR(gpio
->base
)) {
854 gpio
->base
= devm_platform_ioremap_resource(pdev
, 1);
855 if (IS_ERR(gpio
->base
))
856 return PTR_ERR(gpio
->base
);
859 err
= platform_irq_count(pdev
);
865 err
= tegra186_gpio_irqs_per_bank(gpio
);
869 gpio
->irq
= devm_kcalloc(&pdev
->dev
, gpio
->num_irq
, sizeof(*gpio
->irq
),
874 for (i
= 0; i
< gpio
->num_irq
; i
++) {
875 err
= platform_get_irq(pdev
, i
);
882 gpio
->gpio
.request
= gpiochip_generic_request
;
883 gpio
->gpio
.free
= gpiochip_generic_free
;
884 gpio
->gpio
.get_direction
= tegra186_gpio_get_direction
;
885 gpio
->gpio
.direction_input
= tegra186_gpio_direction_input
;
886 gpio
->gpio
.direction_output
= tegra186_gpio_direction_output
;
887 gpio
->gpio
.get
= tegra186_gpio_get
;
888 gpio
->gpio
.set
= tegra186_gpio_set
;
889 gpio
->gpio
.set_config
= tegra186_gpio_set_config
;
890 gpio
->gpio
.add_pin_ranges
= tegra186_gpio_add_pin_ranges
;
891 gpio
->gpio
.init_valid_mask
= tegra186_init_valid_mask
;
892 if (gpio
->soc
->has_gte
) {
893 gpio
->gpio
.en_hw_timestamp
= tegra186_gpio_en_hw_ts
;
894 gpio
->gpio
.dis_hw_timestamp
= tegra186_gpio_dis_hw_ts
;
897 gpio
->gpio
.base
= -1;
899 for (i
= 0; i
< gpio
->soc
->num_ports
; i
++)
900 gpio
->gpio
.ngpio
+= gpio
->soc
->ports
[i
].pins
;
902 names
= devm_kcalloc(gpio
->gpio
.parent
, gpio
->gpio
.ngpio
,
903 sizeof(*names
), GFP_KERNEL
);
907 for (i
= 0, offset
= 0; i
< gpio
->soc
->num_ports
; i
++) {
908 const struct tegra_gpio_port
*port
= &gpio
->soc
->ports
[i
];
911 for (j
= 0; j
< port
->pins
; j
++) {
912 name
= devm_kasprintf(gpio
->gpio
.parent
, GFP_KERNEL
,
913 "P%s.%02x", port
->name
, j
);
917 names
[offset
+ j
] = name
;
920 offset
+= port
->pins
;
923 gpio
->gpio
.names
= (const char * const *)names
;
925 #if defined(CONFIG_OF_GPIO)
926 gpio
->gpio
.of_gpio_n_cells
= 2;
927 gpio
->gpio
.of_xlate
= tegra186_gpio_of_xlate
;
928 #endif /* CONFIG_OF_GPIO */
930 irq
= &gpio
->gpio
.irq
;
931 gpio_irq_chip_set_chip(irq
, &tegra186_gpio_irq_chip
);
932 irq
->fwnode
= dev_fwnode(&pdev
->dev
);
933 irq
->child_to_parent_hwirq
= tegra186_gpio_child_to_parent_hwirq
;
934 irq
->populate_parent_alloc_arg
= tegra186_gpio_populate_parent_fwspec
;
935 irq
->child_offset_to_irq
= tegra186_gpio_child_offset_to_irq
;
936 irq
->child_irq_domain_ops
.translate
= tegra186_gpio_irq_domain_translate
;
937 irq
->handler
= handle_simple_irq
;
938 irq
->default_type
= IRQ_TYPE_NONE
;
939 irq
->parent_handler
= tegra186_gpio_irq
;
940 irq
->parent_handler_data
= gpio
;
941 irq
->num_parents
= gpio
->num_irq
;
944 * To simplify things, use a single interrupt per bank for now. Some
945 * chips support up to 8 interrupts per bank, which can be useful to
946 * distribute the load and decrease the processing latency for GPIOs
947 * but it also requires a more complicated interrupt routing than we
950 if (gpio
->num_irqs_per_bank
> 1) {
951 irq
->parents
= devm_kcalloc(&pdev
->dev
, gpio
->num_banks
,
952 sizeof(*irq
->parents
), GFP_KERNEL
);
956 for (i
= 0; i
< gpio
->num_banks
; i
++)
957 irq
->parents
[i
] = gpio
->irq
[i
* gpio
->num_irqs_per_bank
];
959 irq
->num_parents
= gpio
->num_banks
;
961 irq
->num_parents
= gpio
->num_irq
;
962 irq
->parents
= gpio
->irq
;
965 if (gpio
->soc
->num_irqs_per_bank
> 1)
966 tegra186_gpio_init_route_mapping(gpio
);
968 np
= of_find_matching_node(NULL
, tegra186_pmc_of_match
);
970 if (of_device_is_available(np
)) {
971 irq
->parent_domain
= irq_find_host(np
);
974 if (!irq
->parent_domain
)
975 return -EPROBE_DEFER
;
981 irq
->map
= devm_kcalloc(&pdev
->dev
, gpio
->gpio
.ngpio
,
982 sizeof(*irq
->map
), GFP_KERNEL
);
986 for (i
= 0, offset
= 0; i
< gpio
->soc
->num_ports
; i
++) {
987 const struct tegra_gpio_port
*port
= &gpio
->soc
->ports
[i
];
989 for (j
= 0; j
< port
->pins
; j
++)
990 irq
->map
[offset
+ j
] = irq
->parents
[port
->bank
];
992 offset
+= port
->pins
;
995 return devm_gpiochip_add_data(&pdev
->dev
, &gpio
->gpio
, gpio
);
998 #define TEGRA186_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
999 [TEGRA186_MAIN_GPIO_PORT_##_name] = { \
1006 static const struct tegra_gpio_port tegra186_main_ports
[] = {
1007 TEGRA186_MAIN_GPIO_PORT( A
, 2, 0, 7),
1008 TEGRA186_MAIN_GPIO_PORT( B
, 3, 0, 7),
1009 TEGRA186_MAIN_GPIO_PORT( C
, 3, 1, 7),
1010 TEGRA186_MAIN_GPIO_PORT( D
, 3, 2, 6),
1011 TEGRA186_MAIN_GPIO_PORT( E
, 2, 1, 8),
1012 TEGRA186_MAIN_GPIO_PORT( F
, 2, 2, 6),
1013 TEGRA186_MAIN_GPIO_PORT( G
, 4, 1, 6),
1014 TEGRA186_MAIN_GPIO_PORT( H
, 1, 0, 7),
1015 TEGRA186_MAIN_GPIO_PORT( I
, 0, 4, 8),
1016 TEGRA186_MAIN_GPIO_PORT( J
, 5, 0, 8),
1017 TEGRA186_MAIN_GPIO_PORT( K
, 5, 1, 1),
1018 TEGRA186_MAIN_GPIO_PORT( L
, 1, 1, 8),
1019 TEGRA186_MAIN_GPIO_PORT( M
, 5, 3, 6),
1020 TEGRA186_MAIN_GPIO_PORT( N
, 0, 0, 7),
1021 TEGRA186_MAIN_GPIO_PORT( O
, 0, 1, 4),
1022 TEGRA186_MAIN_GPIO_PORT( P
, 4, 0, 7),
1023 TEGRA186_MAIN_GPIO_PORT( Q
, 0, 2, 6),
1024 TEGRA186_MAIN_GPIO_PORT( R
, 0, 5, 6),
1025 TEGRA186_MAIN_GPIO_PORT( T
, 0, 3, 4),
1026 TEGRA186_MAIN_GPIO_PORT( X
, 1, 2, 8),
1027 TEGRA186_MAIN_GPIO_PORT( Y
, 1, 3, 7),
1028 TEGRA186_MAIN_GPIO_PORT(BB
, 2, 3, 2),
1029 TEGRA186_MAIN_GPIO_PORT(CC
, 5, 2, 4),
1032 static const struct tegra_gpio_soc tegra186_main_soc
= {
1033 .num_ports
= ARRAY_SIZE(tegra186_main_ports
),
1034 .ports
= tegra186_main_ports
,
1035 .name
= "tegra186-gpio",
1037 .num_irqs_per_bank
= 1,
1038 .has_vm_support
= false,
1041 #define TEGRA186_AON_GPIO_PORT(_name, _bank, _port, _pins) \
1042 [TEGRA186_AON_GPIO_PORT_##_name] = { \
1049 static const struct tegra_gpio_port tegra186_aon_ports
[] = {
1050 TEGRA186_AON_GPIO_PORT( S
, 0, 1, 5),
1051 TEGRA186_AON_GPIO_PORT( U
, 0, 2, 6),
1052 TEGRA186_AON_GPIO_PORT( V
, 0, 4, 8),
1053 TEGRA186_AON_GPIO_PORT( W
, 0, 5, 8),
1054 TEGRA186_AON_GPIO_PORT( Z
, 0, 7, 4),
1055 TEGRA186_AON_GPIO_PORT(AA
, 0, 6, 8),
1056 TEGRA186_AON_GPIO_PORT(EE
, 0, 3, 3),
1057 TEGRA186_AON_GPIO_PORT(FF
, 0, 0, 5),
1060 static const struct tegra_gpio_soc tegra186_aon_soc
= {
1061 .num_ports
= ARRAY_SIZE(tegra186_aon_ports
),
1062 .ports
= tegra186_aon_ports
,
1063 .name
= "tegra186-gpio-aon",
1065 .num_irqs_per_bank
= 1,
1066 .has_vm_support
= false,
1069 #define TEGRA194_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
1070 [TEGRA194_MAIN_GPIO_PORT_##_name] = { \
1077 static const struct tegra_gpio_port tegra194_main_ports
[] = {
1078 TEGRA194_MAIN_GPIO_PORT( A
, 1, 2, 8),
1079 TEGRA194_MAIN_GPIO_PORT( B
, 4, 7, 2),
1080 TEGRA194_MAIN_GPIO_PORT( C
, 4, 3, 8),
1081 TEGRA194_MAIN_GPIO_PORT( D
, 4, 4, 4),
1082 TEGRA194_MAIN_GPIO_PORT( E
, 4, 5, 8),
1083 TEGRA194_MAIN_GPIO_PORT( F
, 4, 6, 6),
1084 TEGRA194_MAIN_GPIO_PORT( G
, 4, 0, 8),
1085 TEGRA194_MAIN_GPIO_PORT( H
, 4, 1, 8),
1086 TEGRA194_MAIN_GPIO_PORT( I
, 4, 2, 5),
1087 TEGRA194_MAIN_GPIO_PORT( J
, 5, 1, 6),
1088 TEGRA194_MAIN_GPIO_PORT( K
, 3, 0, 8),
1089 TEGRA194_MAIN_GPIO_PORT( L
, 3, 1, 4),
1090 TEGRA194_MAIN_GPIO_PORT( M
, 2, 3, 8),
1091 TEGRA194_MAIN_GPIO_PORT( N
, 2, 4, 3),
1092 TEGRA194_MAIN_GPIO_PORT( O
, 5, 0, 6),
1093 TEGRA194_MAIN_GPIO_PORT( P
, 2, 5, 8),
1094 TEGRA194_MAIN_GPIO_PORT( Q
, 2, 6, 8),
1095 TEGRA194_MAIN_GPIO_PORT( R
, 2, 7, 6),
1096 TEGRA194_MAIN_GPIO_PORT( S
, 3, 3, 8),
1097 TEGRA194_MAIN_GPIO_PORT( T
, 3, 4, 8),
1098 TEGRA194_MAIN_GPIO_PORT( U
, 3, 5, 1),
1099 TEGRA194_MAIN_GPIO_PORT( V
, 1, 0, 8),
1100 TEGRA194_MAIN_GPIO_PORT( W
, 1, 1, 2),
1101 TEGRA194_MAIN_GPIO_PORT( X
, 2, 0, 8),
1102 TEGRA194_MAIN_GPIO_PORT( Y
, 2, 1, 8),
1103 TEGRA194_MAIN_GPIO_PORT( Z
, 2, 2, 8),
1104 TEGRA194_MAIN_GPIO_PORT(FF
, 3, 2, 2),
1105 TEGRA194_MAIN_GPIO_PORT(GG
, 0, 0, 2)
1108 static const struct tegra186_pin_range tegra194_main_pin_ranges
[] = {
1109 { TEGRA194_MAIN_GPIO(GG
, 0), "pex_l5_clkreq_n_pgg0" },
1110 { TEGRA194_MAIN_GPIO(GG
, 1), "pex_l5_rst_n_pgg1" },
1113 static const struct tegra_gpio_soc tegra194_main_soc
= {
1114 .num_ports
= ARRAY_SIZE(tegra194_main_ports
),
1115 .ports
= tegra194_main_ports
,
1116 .name
= "tegra194-gpio",
1118 .num_irqs_per_bank
= 8,
1119 .num_pin_ranges
= ARRAY_SIZE(tegra194_main_pin_ranges
),
1120 .pin_ranges
= tegra194_main_pin_ranges
,
1121 .pinmux
= "nvidia,tegra194-pinmux",
1122 .has_vm_support
= true,
1125 #define TEGRA194_AON_GPIO_PORT(_name, _bank, _port, _pins) \
1126 [TEGRA194_AON_GPIO_PORT_##_name] = { \
1133 static const struct tegra_gpio_port tegra194_aon_ports
[] = {
1134 TEGRA194_AON_GPIO_PORT(AA
, 0, 3, 8),
1135 TEGRA194_AON_GPIO_PORT(BB
, 0, 4, 4),
1136 TEGRA194_AON_GPIO_PORT(CC
, 0, 1, 8),
1137 TEGRA194_AON_GPIO_PORT(DD
, 0, 2, 3),
1138 TEGRA194_AON_GPIO_PORT(EE
, 0, 0, 7)
1141 static const struct tegra_gpio_soc tegra194_aon_soc
= {
1142 .num_ports
= ARRAY_SIZE(tegra194_aon_ports
),
1143 .ports
= tegra194_aon_ports
,
1144 .name
= "tegra194-gpio-aon",
1146 .num_irqs_per_bank
= 8,
1148 .has_vm_support
= false,
1151 #define TEGRA234_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
1152 [TEGRA234_MAIN_GPIO_PORT_##_name] = { \
1159 static const struct tegra_gpio_port tegra234_main_ports
[] = {
1160 TEGRA234_MAIN_GPIO_PORT( A
, 0, 0, 8),
1161 TEGRA234_MAIN_GPIO_PORT( B
, 0, 3, 1),
1162 TEGRA234_MAIN_GPIO_PORT( C
, 5, 1, 8),
1163 TEGRA234_MAIN_GPIO_PORT( D
, 5, 2, 4),
1164 TEGRA234_MAIN_GPIO_PORT( E
, 5, 3, 8),
1165 TEGRA234_MAIN_GPIO_PORT( F
, 5, 4, 6),
1166 TEGRA234_MAIN_GPIO_PORT( G
, 4, 0, 8),
1167 TEGRA234_MAIN_GPIO_PORT( H
, 4, 1, 8),
1168 TEGRA234_MAIN_GPIO_PORT( I
, 4, 2, 7),
1169 TEGRA234_MAIN_GPIO_PORT( J
, 5, 0, 6),
1170 TEGRA234_MAIN_GPIO_PORT( K
, 3, 0, 8),
1171 TEGRA234_MAIN_GPIO_PORT( L
, 3, 1, 4),
1172 TEGRA234_MAIN_GPIO_PORT( M
, 2, 0, 8),
1173 TEGRA234_MAIN_GPIO_PORT( N
, 2, 1, 8),
1174 TEGRA234_MAIN_GPIO_PORT( P
, 2, 2, 8),
1175 TEGRA234_MAIN_GPIO_PORT( Q
, 2, 3, 8),
1176 TEGRA234_MAIN_GPIO_PORT( R
, 2, 4, 6),
1177 TEGRA234_MAIN_GPIO_PORT( X
, 1, 0, 8),
1178 TEGRA234_MAIN_GPIO_PORT( Y
, 1, 1, 8),
1179 TEGRA234_MAIN_GPIO_PORT( Z
, 1, 2, 8),
1180 TEGRA234_MAIN_GPIO_PORT(AC
, 0, 1, 8),
1181 TEGRA234_MAIN_GPIO_PORT(AD
, 0, 2, 4),
1182 TEGRA234_MAIN_GPIO_PORT(AE
, 3, 3, 2),
1183 TEGRA234_MAIN_GPIO_PORT(AF
, 3, 4, 4),
1184 TEGRA234_MAIN_GPIO_PORT(AG
, 3, 2, 8),
1187 static const struct tegra_gpio_soc tegra234_main_soc
= {
1188 .num_ports
= ARRAY_SIZE(tegra234_main_ports
),
1189 .ports
= tegra234_main_ports
,
1190 .name
= "tegra234-gpio",
1192 .num_irqs_per_bank
= 8,
1193 .has_vm_support
= true,
1196 #define TEGRA234_AON_GPIO_PORT(_name, _bank, _port, _pins) \
1197 [TEGRA234_AON_GPIO_PORT_##_name] = { \
1204 static const struct tegra_gpio_port tegra234_aon_ports
[] = {
1205 TEGRA234_AON_GPIO_PORT(AA
, 0, 4, 8),
1206 TEGRA234_AON_GPIO_PORT(BB
, 0, 5, 4),
1207 TEGRA234_AON_GPIO_PORT(CC
, 0, 2, 8),
1208 TEGRA234_AON_GPIO_PORT(DD
, 0, 3, 3),
1209 TEGRA234_AON_GPIO_PORT(EE
, 0, 0, 8),
1210 TEGRA234_AON_GPIO_PORT(GG
, 0, 1, 1),
1213 static const struct tegra_gpio_soc tegra234_aon_soc
= {
1214 .num_ports
= ARRAY_SIZE(tegra234_aon_ports
),
1215 .ports
= tegra234_aon_ports
,
1216 .name
= "tegra234-gpio-aon",
1218 .num_irqs_per_bank
= 8,
1220 .has_vm_support
= false,
1223 #define TEGRA241_MAIN_GPIO_PORT(_name, _bank, _port, _pins) \
1224 [TEGRA241_MAIN_GPIO_PORT_##_name] = { \
1231 static const struct tegra_gpio_port tegra241_main_ports
[] = {
1232 TEGRA241_MAIN_GPIO_PORT(A
, 0, 0, 8),
1233 TEGRA241_MAIN_GPIO_PORT(B
, 0, 1, 8),
1234 TEGRA241_MAIN_GPIO_PORT(C
, 0, 2, 2),
1235 TEGRA241_MAIN_GPIO_PORT(D
, 0, 3, 6),
1236 TEGRA241_MAIN_GPIO_PORT(E
, 0, 4, 8),
1237 TEGRA241_MAIN_GPIO_PORT(F
, 1, 0, 8),
1238 TEGRA241_MAIN_GPIO_PORT(G
, 1, 1, 8),
1239 TEGRA241_MAIN_GPIO_PORT(H
, 1, 2, 8),
1240 TEGRA241_MAIN_GPIO_PORT(J
, 1, 3, 8),
1241 TEGRA241_MAIN_GPIO_PORT(K
, 1, 4, 4),
1242 TEGRA241_MAIN_GPIO_PORT(L
, 1, 5, 6),
1245 static const struct tegra_gpio_soc tegra241_main_soc
= {
1246 .num_ports
= ARRAY_SIZE(tegra241_main_ports
),
1247 .ports
= tegra241_main_ports
,
1248 .name
= "tegra241-gpio",
1250 .num_irqs_per_bank
= 8,
1251 .has_vm_support
= false,
1254 #define TEGRA241_AON_GPIO_PORT(_name, _bank, _port, _pins) \
1255 [TEGRA241_AON_GPIO_PORT_##_name] = { \
1262 static const struct tegra_gpio_port tegra241_aon_ports
[] = {
1263 TEGRA241_AON_GPIO_PORT(AA
, 0, 0, 8),
1264 TEGRA241_AON_GPIO_PORT(BB
, 0, 0, 4),
1267 static const struct tegra_gpio_soc tegra241_aon_soc
= {
1268 .num_ports
= ARRAY_SIZE(tegra241_aon_ports
),
1269 .ports
= tegra241_aon_ports
,
1270 .name
= "tegra241-gpio-aon",
1272 .num_irqs_per_bank
= 8,
1273 .has_vm_support
= false,
1276 static const struct of_device_id tegra186_gpio_of_match
[] = {
1278 .compatible
= "nvidia,tegra186-gpio",
1279 .data
= &tegra186_main_soc
1281 .compatible
= "nvidia,tegra186-gpio-aon",
1282 .data
= &tegra186_aon_soc
1284 .compatible
= "nvidia,tegra194-gpio",
1285 .data
= &tegra194_main_soc
1287 .compatible
= "nvidia,tegra194-gpio-aon",
1288 .data
= &tegra194_aon_soc
1290 .compatible
= "nvidia,tegra234-gpio",
1291 .data
= &tegra234_main_soc
1293 .compatible
= "nvidia,tegra234-gpio-aon",
1294 .data
= &tegra234_aon_soc
1299 MODULE_DEVICE_TABLE(of
, tegra186_gpio_of_match
);
1301 static const struct acpi_device_id tegra186_gpio_acpi_match
[] = {
1302 { .id
= "NVDA0108", .driver_data
= (kernel_ulong_t
)&tegra186_main_soc
},
1303 { .id
= "NVDA0208", .driver_data
= (kernel_ulong_t
)&tegra186_aon_soc
},
1304 { .id
= "NVDA0308", .driver_data
= (kernel_ulong_t
)&tegra194_main_soc
},
1305 { .id
= "NVDA0408", .driver_data
= (kernel_ulong_t
)&tegra194_aon_soc
},
1306 { .id
= "NVDA0508", .driver_data
= (kernel_ulong_t
)&tegra241_main_soc
},
1307 { .id
= "NVDA0608", .driver_data
= (kernel_ulong_t
)&tegra241_aon_soc
},
1310 MODULE_DEVICE_TABLE(acpi
, tegra186_gpio_acpi_match
);
1312 static struct platform_driver tegra186_gpio_driver
= {
1314 .name
= "tegra186-gpio",
1315 .of_match_table
= tegra186_gpio_of_match
,
1316 .acpi_match_table
= tegra186_gpio_acpi_match
,
1318 .probe
= tegra186_gpio_probe
,
1320 module_platform_driver(tegra186_gpio_driver
);
1322 MODULE_DESCRIPTION("NVIDIA Tegra186 GPIO controller driver");
1323 MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
1324 MODULE_LICENSE("GPL v2");