1 // SPDX-License-Identifier: GPL-2.0
3 * PCIe driver for Renesas R-Car SoCs
4 * Copyright (C) 2014-2020 Renesas Electronics Europe Ltd
7 * arch/sh/drivers/pci/pcie-sh7786.c
8 * arch/sh/drivers/pci/ops-sh7786.c
9 * Copyright (C) 2009 - 2011 Paul Mundt
11 * Author: Phil Edworthy <phil.edworthy@renesas.com>
14 #include <linux/bitops.h>
15 #include <linux/clk.h>
16 #include <linux/clk-provider.h>
17 #include <linux/delay.h>
18 #include <linux/interrupt.h>
19 #include <linux/irq.h>
20 #include <linux/irqdomain.h>
21 #include <linux/kernel.h>
22 #include <linux/init.h>
23 #include <linux/iopoll.h>
24 #include <linux/msi.h>
25 #include <linux/of_address.h>
26 #include <linux/of_irq.h>
27 #include <linux/of_platform.h>
28 #include <linux/pci.h>
29 #include <linux/phy/phy.h>
30 #include <linux/platform_device.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/regulator/consumer.h>
34 #include "pcie-rcar.h"
37 DECLARE_BITMAP(used
, INT_PCI_MSI_NR
);
38 struct irq_domain
*domain
;
39 struct mutex map_lock
;
45 /* Structure representing the PCIe interface */
46 struct rcar_pcie_host
{
47 struct rcar_pcie pcie
;
51 int (*phy_init_fn
)(struct rcar_pcie_host
*host
);
54 static DEFINE_SPINLOCK(pmsr_lock
);
56 static int rcar_pcie_wakeup(struct device
*pcie_dev
, void __iomem
*pcie_base
)
62 spin_lock_irqsave(&pmsr_lock
, flags
);
64 if (!pcie_base
|| pm_runtime_suspended(pcie_dev
)) {
69 pmsr
= readl(pcie_base
+ PMSR
);
72 * Test if the PCIe controller received PM_ENTER_L1 DLLP and
73 * the PCIe controller is not in L1 link state. If true, apply
74 * fix, which will put the controller into L1 link state, from
75 * which it can return to L0s/L0 on its own.
77 if ((pmsr
& PMEL1RX
) && ((pmsr
& PMSTATE
) != PMSTATE_L1
)) {
78 writel(L1IATN
, pcie_base
+ PMCTLR
);
79 ret
= readl_poll_timeout_atomic(pcie_base
+ PMSR
, val
,
80 val
& L1FAEG
, 10, 1000);
82 dev_warn_ratelimited(pcie_dev
,
83 "Timeout waiting for L1 link state, ret=%d\n",
86 writel(L1FAEG
| PMEL1RX
, pcie_base
+ PMSR
);
90 spin_unlock_irqrestore(&pmsr_lock
, flags
);
94 static struct rcar_pcie_host
*msi_to_host(struct rcar_msi
*msi
)
96 return container_of(msi
, struct rcar_pcie_host
, msi
);
99 static u32
rcar_read_conf(struct rcar_pcie
*pcie
, int where
)
101 unsigned int shift
= BITS_PER_BYTE
* (where
& 3);
102 u32 val
= rcar_pci_read_reg(pcie
, where
& ~3);
108 #define __rcar_pci_rw_reg_workaround(instr) \
110 "1: " instr " %1, [%2]\n" \
112 "3: .pushsection .text.fixup,\"ax\"\n" \
114 "4: mov %0, #" __stringify(PCIBIOS_SET_FAILED) "\n" \
117 " .pushsection __ex_table,\"a\"\n" \
124 static int rcar_pci_write_reg_workaround(struct rcar_pcie
*pcie
, u32 val
,
127 int error
= PCIBIOS_SUCCESSFUL
;
130 __rcar_pci_rw_reg_workaround("str")
131 : "+r"(error
):"r"(val
), "r"(pcie
->base
+ reg
) : "memory");
133 rcar_pci_write_reg(pcie
, val
, reg
);
138 static int rcar_pci_read_reg_workaround(struct rcar_pcie
*pcie
, u32
*val
,
141 int error
= PCIBIOS_SUCCESSFUL
;
144 __rcar_pci_rw_reg_workaround("ldr")
145 : "+r"(error
), "=r"(*val
) : "r"(pcie
->base
+ reg
) : "memory");
147 if (error
!= PCIBIOS_SUCCESSFUL
)
148 PCI_SET_ERROR_RESPONSE(val
);
150 *val
= rcar_pci_read_reg(pcie
, reg
);
155 /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
156 static int rcar_pcie_config_access(struct rcar_pcie_host
*host
,
157 unsigned char access_type
, struct pci_bus
*bus
,
158 unsigned int devfn
, int where
, u32
*data
)
160 struct rcar_pcie
*pcie
= &host
->pcie
;
161 unsigned int dev
, func
, reg
, index
;
164 /* Wake the bus up in case it is in L1 state. */
165 ret
= rcar_pcie_wakeup(pcie
->dev
, pcie
->base
);
167 PCI_SET_ERROR_RESPONSE(data
);
168 return PCIBIOS_SET_FAILED
;
171 dev
= PCI_SLOT(devfn
);
172 func
= PCI_FUNC(devfn
);
177 * While each channel has its own memory-mapped extended config
178 * space, it's generally only accessible when in endpoint mode.
179 * When in root complex mode, the controller is unable to target
180 * itself with either type 0 or type 1 accesses, and indeed, any
181 * controller initiated target transfer to its own config space
182 * result in a completer abort.
184 * Each channel effectively only supports a single device, but as
185 * the same channel <-> device access works for any PCI_SLOT()
186 * value, we cheat a bit here and bind the controller's config
187 * space to devfn 0 in order to enable self-enumeration. In this
188 * case the regular ECAR/ECDR path is sidelined and the mangled
189 * config access itself is initiated as an internal bus transaction.
191 if (pci_is_root_bus(bus
)) {
193 return PCIBIOS_DEVICE_NOT_FOUND
;
195 if (access_type
== RCAR_PCI_ACCESS_READ
)
196 *data
= rcar_pci_read_reg(pcie
, PCICONF(index
));
198 rcar_pci_write_reg(pcie
, *data
, PCICONF(index
));
200 return PCIBIOS_SUCCESSFUL
;
204 rcar_pci_write_reg(pcie
, rcar_pci_read_reg(pcie
, PCIEERRFR
), PCIEERRFR
);
206 /* Set the PIO address */
207 rcar_pci_write_reg(pcie
, PCIE_CONF_BUS(bus
->number
) |
208 PCIE_CONF_DEV(dev
) | PCIE_CONF_FUNC(func
) | reg
, PCIECAR
);
210 /* Enable the configuration access */
211 if (pci_is_root_bus(bus
->parent
))
212 rcar_pci_write_reg(pcie
, PCIECCTLR_CCIE
| TYPE0
, PCIECCTLR
);
214 rcar_pci_write_reg(pcie
, PCIECCTLR_CCIE
| TYPE1
, PCIECCTLR
);
216 /* Check for errors */
217 if (rcar_pci_read_reg(pcie
, PCIEERRFR
) & UNSUPPORTED_REQUEST
)
218 return PCIBIOS_DEVICE_NOT_FOUND
;
220 /* Check for master and target aborts */
221 if (rcar_read_conf(pcie
, RCONF(PCI_STATUS
)) &
222 (PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
))
223 return PCIBIOS_DEVICE_NOT_FOUND
;
225 if (access_type
== RCAR_PCI_ACCESS_READ
)
226 ret
= rcar_pci_read_reg_workaround(pcie
, data
, PCIECDR
);
228 ret
= rcar_pci_write_reg_workaround(pcie
, *data
, PCIECDR
);
230 /* Disable the configuration access */
231 rcar_pci_write_reg(pcie
, 0, PCIECCTLR
);
236 static int rcar_pcie_read_conf(struct pci_bus
*bus
, unsigned int devfn
,
237 int where
, int size
, u32
*val
)
239 struct rcar_pcie_host
*host
= bus
->sysdata
;
242 ret
= rcar_pcie_config_access(host
, RCAR_PCI_ACCESS_READ
,
243 bus
, devfn
, where
, val
);
244 if (ret
!= PCIBIOS_SUCCESSFUL
)
248 *val
= (*val
>> (BITS_PER_BYTE
* (where
& 3))) & 0xff;
250 *val
= (*val
>> (BITS_PER_BYTE
* (where
& 2))) & 0xffff;
252 dev_dbg(&bus
->dev
, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n",
253 bus
->number
, devfn
, where
, size
, *val
);
258 /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
259 static int rcar_pcie_write_conf(struct pci_bus
*bus
, unsigned int devfn
,
260 int where
, int size
, u32 val
)
262 struct rcar_pcie_host
*host
= bus
->sysdata
;
267 ret
= rcar_pcie_config_access(host
, RCAR_PCI_ACCESS_READ
,
268 bus
, devfn
, where
, &data
);
269 if (ret
!= PCIBIOS_SUCCESSFUL
)
272 dev_dbg(&bus
->dev
, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08x\n",
273 bus
->number
, devfn
, where
, size
, val
);
276 shift
= BITS_PER_BYTE
* (where
& 3);
277 data
&= ~(0xff << shift
);
278 data
|= ((val
& 0xff) << shift
);
279 } else if (size
== 2) {
280 shift
= BITS_PER_BYTE
* (where
& 2);
281 data
&= ~(0xffff << shift
);
282 data
|= ((val
& 0xffff) << shift
);
286 ret
= rcar_pcie_config_access(host
, RCAR_PCI_ACCESS_WRITE
,
287 bus
, devfn
, where
, &data
);
292 static struct pci_ops rcar_pcie_ops
= {
293 .read
= rcar_pcie_read_conf
,
294 .write
= rcar_pcie_write_conf
,
297 static void rcar_pcie_force_speedup(struct rcar_pcie
*pcie
)
299 struct device
*dev
= pcie
->dev
;
300 unsigned int timeout
= 1000;
303 if ((rcar_pci_read_reg(pcie
, MACS2R
) & LINK_SPEED
) != LINK_SPEED_5_0GTS
)
306 if (rcar_pci_read_reg(pcie
, MACCTLR
) & SPEED_CHANGE
) {
307 dev_err(dev
, "Speed change already in progress\n");
311 macsr
= rcar_pci_read_reg(pcie
, MACSR
);
312 if ((macsr
& LINK_SPEED
) == LINK_SPEED_5_0GTS
)
315 /* Set target link speed to 5.0 GT/s */
316 rcar_rmw32(pcie
, EXPCAP(12), PCI_EXP_LNKSTA_CLS
,
317 PCI_EXP_LNKSTA_CLS_5_0GB
);
319 /* Set speed change reason as intentional factor */
320 rcar_rmw32(pcie
, MACCGSPSETR
, SPCNGRSN
, 0);
322 /* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */
323 if (macsr
& (SPCHGFIN
| SPCHGSUC
| SPCHGFAIL
))
324 rcar_pci_write_reg(pcie
, macsr
, MACSR
);
326 /* Start link speed change */
327 rcar_rmw32(pcie
, MACCTLR
, SPEED_CHANGE
, SPEED_CHANGE
);
330 macsr
= rcar_pci_read_reg(pcie
, MACSR
);
331 if (macsr
& SPCHGFIN
) {
332 /* Clear the interrupt bits */
333 rcar_pci_write_reg(pcie
, macsr
, MACSR
);
335 if (macsr
& SPCHGFAIL
)
336 dev_err(dev
, "Speed change failed\n");
344 dev_err(dev
, "Speed change timed out\n");
347 dev_info(dev
, "Current link speed is %s GT/s\n",
348 (macsr
& LINK_SPEED
) == LINK_SPEED_5_0GTS
? "5" : "2.5");
351 static void rcar_pcie_hw_enable(struct rcar_pcie_host
*host
)
353 struct rcar_pcie
*pcie
= &host
->pcie
;
354 struct pci_host_bridge
*bridge
= pci_host_bridge_from_priv(host
);
355 struct resource_entry
*win
;
359 /* Try setting 5 GT/s link speed */
360 rcar_pcie_force_speedup(pcie
);
362 /* Setup PCI resources */
363 resource_list_for_each_entry(win
, &bridge
->windows
) {
364 struct resource
*res
= win
->res
;
369 switch (resource_type(res
)) {
372 rcar_pcie_set_outbound(pcie
, i
, win
);
379 static int rcar_pcie_enable(struct rcar_pcie_host
*host
)
381 struct pci_host_bridge
*bridge
= pci_host_bridge_from_priv(host
);
383 rcar_pcie_hw_enable(host
);
385 pci_add_flags(PCI_REASSIGN_ALL_BUS
);
387 bridge
->sysdata
= host
;
388 bridge
->ops
= &rcar_pcie_ops
;
390 return pci_host_probe(bridge
);
393 static int phy_wait_for_ack(struct rcar_pcie
*pcie
)
395 struct device
*dev
= pcie
->dev
;
396 unsigned int timeout
= 100;
399 if (rcar_pci_read_reg(pcie
, H1_PCIEPHYADRR
) & PHY_ACK
)
405 dev_err(dev
, "Access to PCIe phy timed out\n");
410 static void phy_write_reg(struct rcar_pcie
*pcie
,
411 unsigned int rate
, u32 addr
,
412 unsigned int lane
, u32 data
)
416 phyaddr
= WRITE_CMD
|
417 ((rate
& 1) << RATE_POS
) |
418 ((lane
& 0xf) << LANE_POS
) |
419 ((addr
& 0xff) << ADR_POS
);
422 rcar_pci_write_reg(pcie
, data
, H1_PCIEPHYDOUTR
);
423 rcar_pci_write_reg(pcie
, phyaddr
, H1_PCIEPHYADRR
);
425 /* Ignore errors as they will be dealt with if the data link is down */
426 phy_wait_for_ack(pcie
);
429 rcar_pci_write_reg(pcie
, 0, H1_PCIEPHYDOUTR
);
430 rcar_pci_write_reg(pcie
, 0, H1_PCIEPHYADRR
);
432 /* Ignore errors as they will be dealt with if the data link is down */
433 phy_wait_for_ack(pcie
);
436 static int rcar_pcie_hw_init(struct rcar_pcie
*pcie
)
440 /* Begin initialization */
441 rcar_pci_write_reg(pcie
, 0, PCIETCTLR
);
444 rcar_pci_write_reg(pcie
, 1, PCIEMSR
);
446 err
= rcar_pcie_wait_for_phyrdy(pcie
);
451 * Initial header for port config space is type 1, set the device
452 * class to match. Hardware takes care of propagating the IDSETR
453 * settings, so there is no need to bother with a quirk.
455 rcar_pci_write_reg(pcie
, PCI_CLASS_BRIDGE_PCI_NORMAL
<< 8, IDSETR1
);
458 * Setup Secondary Bus Number & Subordinate Bus Number, even though
459 * they aren't used, to avoid bridge being detected as broken.
461 rcar_rmw32(pcie
, RCONF(PCI_SECONDARY_BUS
), 0xff, 1);
462 rcar_rmw32(pcie
, RCONF(PCI_SUBORDINATE_BUS
), 0xff, 1);
464 /* Initialize default capabilities. */
465 rcar_rmw32(pcie
, REXPCAP(0), 0xff, PCI_CAP_ID_EXP
);
466 rcar_rmw32(pcie
, REXPCAP(PCI_EXP_FLAGS
),
467 PCI_EXP_FLAGS_TYPE
, PCI_EXP_TYPE_ROOT_PORT
<< 4);
468 rcar_rmw32(pcie
, RCONF(PCI_HEADER_TYPE
), PCI_HEADER_TYPE_MASK
,
469 PCI_HEADER_TYPE_BRIDGE
);
471 /* Enable data link layer active state reporting */
472 rcar_rmw32(pcie
, REXPCAP(PCI_EXP_LNKCAP
), PCI_EXP_LNKCAP_DLLLARC
,
473 PCI_EXP_LNKCAP_DLLLARC
);
475 /* Write out the physical slot number = 0 */
476 rcar_rmw32(pcie
, REXPCAP(PCI_EXP_SLTCAP
), PCI_EXP_SLTCAP_PSN
, 0);
478 /* Set the completion timer timeout to the maximum 50ms. */
479 rcar_rmw32(pcie
, TLCTLR
+ 1, 0x3f, 50);
481 /* Terminate list of capabilities (Next Capability Offset=0) */
482 rcar_rmw32(pcie
, RVCCAP(0), 0xfff00000, 0);
485 if (IS_ENABLED(CONFIG_PCI_MSI
))
486 rcar_pci_write_reg(pcie
, 0x801f0000, PCIEMSITXR
);
488 rcar_pci_write_reg(pcie
, MACCTLR_INIT_VAL
, MACCTLR
);
490 /* Finish initialization - establish a PCI Express link */
491 rcar_pci_write_reg(pcie
, CFINIT
, PCIETCTLR
);
493 /* This will timeout if we don't have a link. */
494 err
= rcar_pcie_wait_for_dl(pcie
);
498 /* Enable INTx interrupts */
499 rcar_rmw32(pcie
, PCIEINTXR
, 0, 0xF << 8);
506 static int rcar_pcie_phy_init_h1(struct rcar_pcie_host
*host
)
508 struct rcar_pcie
*pcie
= &host
->pcie
;
510 /* Initialize the phy */
511 phy_write_reg(pcie
, 0, 0x42, 0x1, 0x0EC34191);
512 phy_write_reg(pcie
, 1, 0x42, 0x1, 0x0EC34180);
513 phy_write_reg(pcie
, 0, 0x43, 0x1, 0x00210188);
514 phy_write_reg(pcie
, 1, 0x43, 0x1, 0x00210188);
515 phy_write_reg(pcie
, 0, 0x44, 0x1, 0x015C0014);
516 phy_write_reg(pcie
, 1, 0x44, 0x1, 0x015C0014);
517 phy_write_reg(pcie
, 1, 0x4C, 0x1, 0x786174A0);
518 phy_write_reg(pcie
, 1, 0x4D, 0x1, 0x048000BB);
519 phy_write_reg(pcie
, 0, 0x51, 0x1, 0x079EC062);
520 phy_write_reg(pcie
, 0, 0x52, 0x1, 0x20000000);
521 phy_write_reg(pcie
, 1, 0x52, 0x1, 0x20000000);
522 phy_write_reg(pcie
, 1, 0x56, 0x1, 0x00003806);
524 phy_write_reg(pcie
, 0, 0x60, 0x1, 0x004B03A5);
525 phy_write_reg(pcie
, 0, 0x64, 0x1, 0x3F0F1F0F);
526 phy_write_reg(pcie
, 0, 0x66, 0x1, 0x00008000);
531 static int rcar_pcie_phy_init_gen2(struct rcar_pcie_host
*host
)
533 struct rcar_pcie
*pcie
= &host
->pcie
;
536 * These settings come from the R-Car Series, 2nd Generation User's
537 * Manual, section 50.3.1 (2) Initialization of the physical layer.
539 rcar_pci_write_reg(pcie
, 0x000f0030, GEN2_PCIEPHYADDR
);
540 rcar_pci_write_reg(pcie
, 0x00381203, GEN2_PCIEPHYDATA
);
541 rcar_pci_write_reg(pcie
, 0x00000001, GEN2_PCIEPHYCTRL
);
542 rcar_pci_write_reg(pcie
, 0x00000006, GEN2_PCIEPHYCTRL
);
544 rcar_pci_write_reg(pcie
, 0x000f0054, GEN2_PCIEPHYADDR
);
545 /* The following value is for DC connection, no termination resistor */
546 rcar_pci_write_reg(pcie
, 0x13802007, GEN2_PCIEPHYDATA
);
547 rcar_pci_write_reg(pcie
, 0x00000001, GEN2_PCIEPHYCTRL
);
548 rcar_pci_write_reg(pcie
, 0x00000006, GEN2_PCIEPHYCTRL
);
553 static int rcar_pcie_phy_init_gen3(struct rcar_pcie_host
*host
)
557 err
= phy_init(host
->phy
);
561 err
= phy_power_on(host
->phy
);
568 static irqreturn_t
rcar_pcie_msi_irq(int irq
, void *data
)
570 struct rcar_pcie_host
*host
= data
;
571 struct rcar_pcie
*pcie
= &host
->pcie
;
572 struct rcar_msi
*msi
= &host
->msi
;
573 struct device
*dev
= pcie
->dev
;
576 reg
= rcar_pci_read_reg(pcie
, PCIEMSIFR
);
578 /* MSI & INTx share an interrupt - we only handle MSI here */
583 unsigned int index
= find_first_bit(®
, 32);
586 ret
= generic_handle_domain_irq(msi
->domain
->parent
, index
);
588 /* Unknown MSI, just clear it */
589 dev_dbg(dev
, "unexpected MSI\n");
590 rcar_pci_write_reg(pcie
, BIT(index
), PCIEMSIFR
);
593 /* see if there's any more pending in this vector */
594 reg
= rcar_pci_read_reg(pcie
, PCIEMSIFR
);
600 static void rcar_msi_top_irq_ack(struct irq_data
*d
)
602 irq_chip_ack_parent(d
);
605 static void rcar_msi_top_irq_mask(struct irq_data
*d
)
608 irq_chip_mask_parent(d
);
611 static void rcar_msi_top_irq_unmask(struct irq_data
*d
)
613 pci_msi_unmask_irq(d
);
614 irq_chip_unmask_parent(d
);
617 static struct irq_chip rcar_msi_top_chip
= {
619 .irq_ack
= rcar_msi_top_irq_ack
,
620 .irq_mask
= rcar_msi_top_irq_mask
,
621 .irq_unmask
= rcar_msi_top_irq_unmask
,
624 static void rcar_msi_irq_ack(struct irq_data
*d
)
626 struct rcar_msi
*msi
= irq_data_get_irq_chip_data(d
);
627 struct rcar_pcie
*pcie
= &msi_to_host(msi
)->pcie
;
629 /* clear the interrupt */
630 rcar_pci_write_reg(pcie
, BIT(d
->hwirq
), PCIEMSIFR
);
633 static void rcar_msi_irq_mask(struct irq_data
*d
)
635 struct rcar_msi
*msi
= irq_data_get_irq_chip_data(d
);
636 struct rcar_pcie
*pcie
= &msi_to_host(msi
)->pcie
;
640 spin_lock_irqsave(&msi
->mask_lock
, flags
);
641 value
= rcar_pci_read_reg(pcie
, PCIEMSIIER
);
642 value
&= ~BIT(d
->hwirq
);
643 rcar_pci_write_reg(pcie
, value
, PCIEMSIIER
);
644 spin_unlock_irqrestore(&msi
->mask_lock
, flags
);
647 static void rcar_msi_irq_unmask(struct irq_data
*d
)
649 struct rcar_msi
*msi
= irq_data_get_irq_chip_data(d
);
650 struct rcar_pcie
*pcie
= &msi_to_host(msi
)->pcie
;
654 spin_lock_irqsave(&msi
->mask_lock
, flags
);
655 value
= rcar_pci_read_reg(pcie
, PCIEMSIIER
);
656 value
|= BIT(d
->hwirq
);
657 rcar_pci_write_reg(pcie
, value
, PCIEMSIIER
);
658 spin_unlock_irqrestore(&msi
->mask_lock
, flags
);
661 static void rcar_compose_msi_msg(struct irq_data
*data
, struct msi_msg
*msg
)
663 struct rcar_msi
*msi
= irq_data_get_irq_chip_data(data
);
664 struct rcar_pcie
*pcie
= &msi_to_host(msi
)->pcie
;
666 msg
->address_lo
= rcar_pci_read_reg(pcie
, PCIEMSIALR
) & ~MSIFE
;
667 msg
->address_hi
= rcar_pci_read_reg(pcie
, PCIEMSIAUR
);
668 msg
->data
= data
->hwirq
;
671 static struct irq_chip rcar_msi_bottom_chip
= {
673 .irq_ack
= rcar_msi_irq_ack
,
674 .irq_mask
= rcar_msi_irq_mask
,
675 .irq_unmask
= rcar_msi_irq_unmask
,
676 .irq_compose_msi_msg
= rcar_compose_msi_msg
,
679 static int rcar_msi_domain_alloc(struct irq_domain
*domain
, unsigned int virq
,
680 unsigned int nr_irqs
, void *args
)
682 struct rcar_msi
*msi
= domain
->host_data
;
686 mutex_lock(&msi
->map_lock
);
688 hwirq
= bitmap_find_free_region(msi
->used
, INT_PCI_MSI_NR
, order_base_2(nr_irqs
));
690 mutex_unlock(&msi
->map_lock
);
695 for (i
= 0; i
< nr_irqs
; i
++)
696 irq_domain_set_info(domain
, virq
+ i
, hwirq
+ i
,
697 &rcar_msi_bottom_chip
, domain
->host_data
,
698 handle_edge_irq
, NULL
, NULL
);
703 static void rcar_msi_domain_free(struct irq_domain
*domain
, unsigned int virq
,
704 unsigned int nr_irqs
)
706 struct irq_data
*d
= irq_domain_get_irq_data(domain
, virq
);
707 struct rcar_msi
*msi
= domain
->host_data
;
709 mutex_lock(&msi
->map_lock
);
711 bitmap_release_region(msi
->used
, d
->hwirq
, order_base_2(nr_irqs
));
713 mutex_unlock(&msi
->map_lock
);
716 static const struct irq_domain_ops rcar_msi_domain_ops
= {
717 .alloc
= rcar_msi_domain_alloc
,
718 .free
= rcar_msi_domain_free
,
721 static struct msi_domain_info rcar_msi_info
= {
722 .flags
= MSI_FLAG_USE_DEF_DOM_OPS
| MSI_FLAG_USE_DEF_CHIP_OPS
|
723 MSI_FLAG_NO_AFFINITY
| MSI_FLAG_MULTI_PCI_MSI
,
724 .chip
= &rcar_msi_top_chip
,
727 static int rcar_allocate_domains(struct rcar_msi
*msi
)
729 struct rcar_pcie
*pcie
= &msi_to_host(msi
)->pcie
;
730 struct fwnode_handle
*fwnode
= dev_fwnode(pcie
->dev
);
731 struct irq_domain
*parent
;
733 parent
= irq_domain_create_linear(fwnode
, INT_PCI_MSI_NR
,
734 &rcar_msi_domain_ops
, msi
);
736 dev_err(pcie
->dev
, "failed to create IRQ domain\n");
739 irq_domain_update_bus_token(parent
, DOMAIN_BUS_NEXUS
);
741 msi
->domain
= pci_msi_create_irq_domain(fwnode
, &rcar_msi_info
, parent
);
743 dev_err(pcie
->dev
, "failed to create MSI domain\n");
744 irq_domain_remove(parent
);
751 static void rcar_free_domains(struct rcar_msi
*msi
)
753 struct irq_domain
*parent
= msi
->domain
->parent
;
755 irq_domain_remove(msi
->domain
);
756 irq_domain_remove(parent
);
759 static int rcar_pcie_enable_msi(struct rcar_pcie_host
*host
)
761 struct rcar_pcie
*pcie
= &host
->pcie
;
762 struct device
*dev
= pcie
->dev
;
763 struct rcar_msi
*msi
= &host
->msi
;
767 mutex_init(&msi
->map_lock
);
768 spin_lock_init(&msi
->mask_lock
);
770 err
= of_address_to_resource(dev
->of_node
, 0, &res
);
774 err
= rcar_allocate_domains(msi
);
778 /* Two irqs are for MSI, but they are also used for non-MSI irqs */
779 err
= devm_request_irq(dev
, msi
->irq1
, rcar_pcie_msi_irq
,
780 IRQF_SHARED
| IRQF_NO_THREAD
,
781 rcar_msi_bottom_chip
.name
, host
);
783 dev_err(dev
, "failed to request IRQ: %d\n", err
);
787 err
= devm_request_irq(dev
, msi
->irq2
, rcar_pcie_msi_irq
,
788 IRQF_SHARED
| IRQF_NO_THREAD
,
789 rcar_msi_bottom_chip
.name
, host
);
791 dev_err(dev
, "failed to request IRQ: %d\n", err
);
795 /* disable all MSIs */
796 rcar_pci_write_reg(pcie
, 0, PCIEMSIIER
);
799 * Setup MSI data target using RC base address, which is guaranteed
800 * to be in the low 32bit range on any R-Car HW.
802 rcar_pci_write_reg(pcie
, lower_32_bits(res
.start
) | MSIFE
, PCIEMSIALR
);
803 rcar_pci_write_reg(pcie
, upper_32_bits(res
.start
), PCIEMSIAUR
);
808 rcar_free_domains(msi
);
812 static void rcar_pcie_teardown_msi(struct rcar_pcie_host
*host
)
814 struct rcar_pcie
*pcie
= &host
->pcie
;
816 /* Disable all MSI interrupts */
817 rcar_pci_write_reg(pcie
, 0, PCIEMSIIER
);
819 /* Disable address decoding of the MSI interrupt, MSIFE */
820 rcar_pci_write_reg(pcie
, 0, PCIEMSIALR
);
822 rcar_free_domains(&host
->msi
);
825 static int rcar_pcie_get_resources(struct rcar_pcie_host
*host
)
827 struct rcar_pcie
*pcie
= &host
->pcie
;
828 struct device
*dev
= pcie
->dev
;
832 host
->phy
= devm_phy_optional_get(dev
, "pcie");
833 if (IS_ERR(host
->phy
))
834 return PTR_ERR(host
->phy
);
836 err
= of_address_to_resource(dev
->of_node
, 0, &res
);
840 pcie
->base
= devm_ioremap_resource(dev
, &res
);
841 if (IS_ERR(pcie
->base
))
842 return PTR_ERR(pcie
->base
);
844 host
->bus_clk
= devm_clk_get(dev
, "pcie_bus");
845 if (IS_ERR(host
->bus_clk
)) {
846 dev_err(dev
, "cannot get pcie bus clock\n");
847 return PTR_ERR(host
->bus_clk
);
850 i
= irq_of_parse_and_map(dev
->of_node
, 0);
852 dev_err(dev
, "cannot get platform resources for msi interrupt\n");
858 i
= irq_of_parse_and_map(dev
->of_node
, 1);
860 dev_err(dev
, "cannot get platform resources for msi interrupt\n");
869 irq_dispose_mapping(host
->msi
.irq1
);
874 static int rcar_pcie_inbound_ranges(struct rcar_pcie
*pcie
,
875 struct resource_entry
*entry
,
878 u64 restype
= entry
->res
->flags
;
879 u64 cpu_addr
= entry
->res
->start
;
880 u64 cpu_end
= entry
->res
->end
;
881 u64 pci_addr
= entry
->res
->start
- entry
->offset
;
882 u32 flags
= LAM_64BIT
| LAR_ENABLE
;
884 u64 size
= resource_size(entry
->res
);
887 if (restype
& IORESOURCE_PREFETCH
)
888 flags
|= LAM_PREFETCH
;
890 while (cpu_addr
< cpu_end
) {
891 if (idx
>= MAX_NR_INBOUND_MAPS
- 1) {
892 dev_err(pcie
->dev
, "Failed to map inbound regions!\n");
896 * If the size of the range is larger than the alignment of
897 * the start address, we have to use multiple entries to
898 * perform the mapping.
901 unsigned long nr_zeros
= __ffs64(cpu_addr
);
902 u64 alignment
= 1ULL << nr_zeros
;
904 size
= min(size
, alignment
);
906 /* Hardware supports max 4GiB inbound region */
907 size
= min(size
, 1ULL << 32);
909 mask
= roundup_pow_of_two(size
) - 1;
912 rcar_pcie_set_inbound(pcie
, cpu_addr
, pci_addr
,
913 lower_32_bits(mask
) | flags
, idx
, true);
924 static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie_host
*host
)
926 struct pci_host_bridge
*bridge
= pci_host_bridge_from_priv(host
);
927 struct resource_entry
*entry
;
928 int index
= 0, err
= 0;
930 resource_list_for_each_entry(entry
, &bridge
->dma_ranges
) {
931 err
= rcar_pcie_inbound_ranges(&host
->pcie
, entry
, &index
);
939 static const struct of_device_id rcar_pcie_of_match
[] = {
940 { .compatible
= "renesas,pcie-r8a7779",
941 .data
= rcar_pcie_phy_init_h1
},
942 { .compatible
= "renesas,pcie-r8a7790",
943 .data
= rcar_pcie_phy_init_gen2
},
944 { .compatible
= "renesas,pcie-r8a7791",
945 .data
= rcar_pcie_phy_init_gen2
},
946 { .compatible
= "renesas,pcie-rcar-gen2",
947 .data
= rcar_pcie_phy_init_gen2
},
948 { .compatible
= "renesas,pcie-r8a7795",
949 .data
= rcar_pcie_phy_init_gen3
},
950 { .compatible
= "renesas,pcie-rcar-gen3",
951 .data
= rcar_pcie_phy_init_gen3
},
955 /* Design note 346 from Linear Technology says order is not important. */
956 static const char * const rcar_pcie_supplies
[] = {
962 static int rcar_pcie_probe(struct platform_device
*pdev
)
964 struct device
*dev
= &pdev
->dev
;
965 struct pci_host_bridge
*bridge
;
966 struct rcar_pcie_host
*host
;
967 struct rcar_pcie
*pcie
;
972 bridge
= devm_pci_alloc_host_bridge(dev
, sizeof(*host
));
976 host
= pci_host_bridge_priv(bridge
);
979 platform_set_drvdata(pdev
, host
);
981 for (i
= 0; i
< ARRAY_SIZE(rcar_pcie_supplies
); i
++) {
982 err
= devm_regulator_get_enable_optional(dev
, rcar_pcie_supplies
[i
]);
983 if (err
< 0 && err
!= -ENODEV
)
984 return dev_err_probe(dev
, err
, "failed to enable regulator: %s\n",
985 rcar_pcie_supplies
[i
]);
988 pm_runtime_enable(pcie
->dev
);
989 err
= pm_runtime_get_sync(pcie
->dev
);
991 dev_err(pcie
->dev
, "pm_runtime_get_sync failed\n");
995 err
= rcar_pcie_get_resources(host
);
997 dev_err(dev
, "failed to request resources: %d\n", err
);
1001 err
= clk_prepare_enable(host
->bus_clk
);
1003 dev_err(dev
, "failed to enable bus clock: %d\n", err
);
1004 goto err_unmap_msi_irqs
;
1007 err
= rcar_pcie_parse_map_dma_ranges(host
);
1009 goto err_clk_disable
;
1011 host
->phy_init_fn
= of_device_get_match_data(dev
);
1012 err
= host
->phy_init_fn(host
);
1014 dev_err(dev
, "failed to init PCIe PHY\n");
1015 goto err_clk_disable
;
1018 /* Failure to get a link might just be that no cards are inserted */
1019 if (rcar_pcie_hw_init(pcie
)) {
1020 dev_info(dev
, "PCIe link down\n");
1022 goto err_phy_shutdown
;
1025 data
= rcar_pci_read_reg(pcie
, MACSR
);
1026 dev_info(dev
, "PCIe x%d: link up\n", (data
>> 20) & 0x3f);
1028 if (IS_ENABLED(CONFIG_PCI_MSI
)) {
1029 err
= rcar_pcie_enable_msi(host
);
1032 "failed to enable MSI support: %d\n",
1034 goto err_phy_shutdown
;
1038 err
= rcar_pcie_enable(host
);
1040 goto err_msi_teardown
;
1045 if (IS_ENABLED(CONFIG_PCI_MSI
))
1046 rcar_pcie_teardown_msi(host
);
1050 phy_power_off(host
->phy
);
1051 phy_exit(host
->phy
);
1055 clk_disable_unprepare(host
->bus_clk
);
1058 irq_dispose_mapping(host
->msi
.irq2
);
1059 irq_dispose_mapping(host
->msi
.irq1
);
1062 pm_runtime_put(dev
);
1063 pm_runtime_disable(dev
);
1068 static int rcar_pcie_resume(struct device
*dev
)
1070 struct rcar_pcie_host
*host
= dev_get_drvdata(dev
);
1071 struct rcar_pcie
*pcie
= &host
->pcie
;
1075 err
= rcar_pcie_parse_map_dma_ranges(host
);
1079 /* Failure to get a link might just be that no cards are inserted */
1080 err
= host
->phy_init_fn(host
);
1082 dev_info(dev
, "PCIe link down\n");
1086 data
= rcar_pci_read_reg(pcie
, MACSR
);
1087 dev_info(dev
, "PCIe x%d: link up\n", (data
>> 20) & 0x3f);
1090 if (IS_ENABLED(CONFIG_PCI_MSI
)) {
1091 struct resource res
;
1094 of_address_to_resource(dev
->of_node
, 0, &res
);
1095 rcar_pci_write_reg(pcie
, upper_32_bits(res
.start
), PCIEMSIAUR
);
1096 rcar_pci_write_reg(pcie
, lower_32_bits(res
.start
) | MSIFE
, PCIEMSIALR
);
1098 bitmap_to_arr32(&val
, host
->msi
.used
, INT_PCI_MSI_NR
);
1099 rcar_pci_write_reg(pcie
, val
, PCIEMSIIER
);
1102 rcar_pcie_hw_enable(host
);
1107 static int rcar_pcie_resume_noirq(struct device
*dev
)
1109 struct rcar_pcie_host
*host
= dev_get_drvdata(dev
);
1110 struct rcar_pcie
*pcie
= &host
->pcie
;
1112 if (rcar_pci_read_reg(pcie
, PMSR
) &&
1113 !(rcar_pci_read_reg(pcie
, PCIETCTLR
) & DL_DOWN
))
1116 /* Re-establish the PCIe link */
1117 rcar_pci_write_reg(pcie
, MACCTLR_INIT_VAL
, MACCTLR
);
1118 rcar_pci_write_reg(pcie
, CFINIT
, PCIETCTLR
);
1119 return rcar_pcie_wait_for_dl(pcie
);
1122 static const struct dev_pm_ops rcar_pcie_pm_ops
= {
1123 SYSTEM_SLEEP_PM_OPS(NULL
, rcar_pcie_resume
)
1124 .resume_noirq
= rcar_pcie_resume_noirq
,
1127 static struct platform_driver rcar_pcie_driver
= {
1129 .name
= "rcar-pcie",
1130 .of_match_table
= rcar_pcie_of_match
,
1131 .pm
= &rcar_pcie_pm_ops
,
1132 .suppress_bind_attrs
= true,
1134 .probe
= rcar_pcie_probe
,
1138 static int rcar_pcie_aarch32_abort_handler(unsigned long addr
,
1139 unsigned int fsr
, struct pt_regs
*regs
)
1141 return !fixup_exception(regs
);
1144 static const struct of_device_id rcar_pcie_abort_handler_of_match
[] __initconst
= {
1145 { .compatible
= "renesas,pcie-r8a7779" },
1146 { .compatible
= "renesas,pcie-r8a7790" },
1147 { .compatible
= "renesas,pcie-r8a7791" },
1148 { .compatible
= "renesas,pcie-rcar-gen2" },
1152 static int __init
rcar_pcie_init(void)
1154 if (of_find_matching_node(NULL
, rcar_pcie_abort_handler_of_match
)) {
1155 #ifdef CONFIG_ARM_LPAE
1156 hook_fault_code(17, rcar_pcie_aarch32_abort_handler
, SIGBUS
, 0,
1157 "asynchronous external abort");
1159 hook_fault_code(22, rcar_pcie_aarch32_abort_handler
, SIGBUS
, 0,
1160 "imprecise external abort");
1164 return platform_driver_register(&rcar_pcie_driver
);
1166 device_initcall(rcar_pcie_init
);
1168 builtin_platform_driver(rcar_pcie_driver
);