1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2015 MediaTek Inc.
4 * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
8 #include <dt-bindings/phy/phy.h>
10 #include <linux/debugfs.h>
11 #include <linux/delay.h>
12 #include <linux/iopoll.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/module.h>
15 #include <linux/nvmem-consumer.h>
17 #include <linux/of_address.h>
18 #include <linux/phy/phy.h>
19 #include <linux/platform_device.h>
20 #include <linux/regmap.h>
22 #include "phy-mtk-io.h"
24 /* version V1 sub-banks offset base address */
25 /* banks shared by multiple phys */
26 #define SSUSB_SIFSLV_V1_SPLLC 0x000 /* shared by u3 phys */
27 #define SSUSB_SIFSLV_V1_U2FREQ 0x100 /* shared by u2 phys */
28 #define SSUSB_SIFSLV_V1_CHIP 0x300 /* shared by u3 phys */
30 #define SSUSB_SIFSLV_V1_U2PHY_COM 0x000
31 /* u3/pcie/sata phy banks */
32 #define SSUSB_SIFSLV_V1_U3PHYD 0x000
33 #define SSUSB_SIFSLV_V1_U3PHYA 0x200
35 /* version V2/V3 sub-banks offset base address */
36 /* V3: U2FREQ is not used anymore, but reserved */
38 #define SSUSB_SIFSLV_V2_MISC 0x000
39 #define SSUSB_SIFSLV_V2_U2FREQ 0x100
40 #define SSUSB_SIFSLV_V2_U2PHY_COM 0x300
41 /* u3/pcie/sata phy banks */
42 #define SSUSB_SIFSLV_V2_SPLLC 0x000
43 #define SSUSB_SIFSLV_V2_CHIP 0x100
44 #define SSUSB_SIFSLV_V2_U3PHYD 0x200
45 #define SSUSB_SIFSLV_V2_U3PHYA 0x400
47 #define U3P_MISC_REG1 0x04
48 #define MR1_EFUSE_AUTO_LOAD_DIS BIT(6)
50 #define U3P_USBPHYACR0 0x000
51 #define PA0_RG_U2PLL_FORCE_ON BIT(15)
52 #define PA0_USB20_PLL_PREDIV GENMASK(7, 6)
53 #define PA0_RG_USB20_INTR_EN BIT(5)
55 #define U3P_USBPHYACR1 0x004
56 #define PA1_RG_INTR_CAL GENMASK(23, 19)
57 #define PA1_RG_VRT_SEL GENMASK(14, 12)
58 #define PA1_RG_TERM_SEL GENMASK(10, 8)
60 #define U3P_USBPHYACR2 0x008
61 #define PA2_RG_U2PLL_BW GENMASK(21, 19)
62 #define PA2_RG_SIF_U2PLL_FORCE_EN BIT(18)
64 #define U3P_USBPHYACR5 0x014
65 #define PA5_RG_U2_HSTX_SRCAL_EN BIT(15)
66 #define PA5_RG_U2_HSTX_SRCTRL GENMASK(14, 12)
67 #define PA5_RG_U2_HS_100U_U3_EN BIT(11)
69 #define U3P_USBPHYACR6 0x018
70 #define PA6_RG_U2_PRE_EMP GENMASK(31, 30)
71 #define PA6_RG_U2_BC11_SW_EN BIT(23)
72 #define PA6_RG_U2_OTG_VBUSCMP_EN BIT(20)
73 #define PA6_RG_U2_DISCTH GENMASK(7, 4)
74 #define PA6_RG_U2_SQTH GENMASK(3, 0)
76 #define U3P_U2PHYACR4 0x020
77 #define P2C_RG_USB20_GPIO_CTL BIT(9)
78 #define P2C_USB20_GPIO_MODE BIT(8)
79 #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
81 #define U3P_U2PHYA_RESV 0x030
82 #define P2R_RG_U2PLL_FBDIV_26M 0x1bb13b
83 #define P2R_RG_U2PLL_FBDIV_48M 0x3c0000
85 #define U3P_U2PHYA_RESV1 0x044
86 #define P2R_RG_U2PLL_REFCLK_SEL BIT(5)
87 #define P2R_RG_U2PLL_FRA_EN BIT(3)
89 #define U3D_U2PHYDCR0 0x060
90 #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24)
92 #define U3P_U2PHYDTM0 0x068
93 #define P2C_FORCE_UART_EN BIT(26)
94 #define P2C_FORCE_DATAIN BIT(23)
95 #define P2C_FORCE_DM_PULLDOWN BIT(21)
96 #define P2C_FORCE_DP_PULLDOWN BIT(20)
97 #define P2C_FORCE_XCVRSEL BIT(19)
98 #define P2C_FORCE_SUSPENDM BIT(18)
99 #define P2C_FORCE_TERMSEL BIT(17)
100 #define P2C_RG_DATAIN GENMASK(13, 10)
101 #define P2C_RG_DMPULLDOWN BIT(7)
102 #define P2C_RG_DPPULLDOWN BIT(6)
103 #define P2C_RG_XCVRSEL GENMASK(5, 4)
104 #define P2C_RG_SUSPENDM BIT(3)
105 #define P2C_RG_TERMSEL BIT(2)
106 #define P2C_DTM0_PART_MASK \
107 (P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
108 P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
109 P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
110 P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
112 #define U3P_U2PHYDTM1 0x06C
113 #define P2C_RG_UART_EN BIT(16)
114 #define P2C_FORCE_IDDIG BIT(9)
115 #define P2C_RG_VBUSVALID BIT(5)
116 #define P2C_RG_SESSEND BIT(4)
117 #define P2C_RG_AVALID BIT(2)
118 #define P2C_RG_IDDIG BIT(1)
120 #define U3P_U2PHYBC12C 0x080
121 #define P2C_RG_CHGDT_EN BIT(0)
123 #define U3P_U3_CHIP_GPIO_CTLD 0x0c
124 #define P3C_REG_IP_SW_RST BIT(31)
125 #define P3C_MCU_BUS_CK_GATE_EN BIT(30)
126 #define P3C_FORCE_IP_SW_RST BIT(29)
128 #define U3P_U3_CHIP_GPIO_CTLE 0x10
129 #define P3C_RG_SWRST_U3_PHYD BIT(25)
130 #define P3C_RG_SWRST_U3_PHYD_FORCE_EN BIT(24)
132 #define U3P_U3_PHYA_REG0 0x000
133 #define P3A_RG_IEXT_INTR GENMASK(15, 10)
134 #define P3A_RG_CLKDRV_OFF GENMASK(3, 2)
136 #define U3P_U3_PHYA_REG1 0x004
137 #define P3A_RG_CLKDRV_AMP GENMASK(31, 29)
139 #define U3P_U3_PHYA_REG6 0x018
140 #define P3A_RG_TX_EIDLE_CM GENMASK(31, 28)
142 #define U3P_U3_PHYA_REG9 0x024
143 #define P3A_RG_RX_DAC_MUX GENMASK(5, 1)
145 #define U3P_U3_PHYA_DA_REG0 0x100
146 #define P3A_RG_XTAL_EXT_PE2H GENMASK(17, 16)
147 #define P3A_RG_XTAL_EXT_PE1H GENMASK(13, 12)
148 #define P3A_RG_XTAL_EXT_EN_U3 GENMASK(11, 10)
150 #define U3P_U3_PHYA_DA_REG4 0x108
151 #define P3A_RG_PLL_DIVEN_PE2H GENMASK(21, 19)
152 #define P3A_RG_PLL_BC_PE2H GENMASK(7, 6)
154 #define U3P_U3_PHYA_DA_REG5 0x10c
155 #define P3A_RG_PLL_BR_PE2H GENMASK(29, 28)
156 #define P3A_RG_PLL_IC_PE2H GENMASK(15, 12)
158 #define U3P_U3_PHYA_DA_REG6 0x110
159 #define P3A_RG_PLL_IR_PE2H GENMASK(19, 16)
161 #define U3P_U3_PHYA_DA_REG7 0x114
162 #define P3A_RG_PLL_BP_PE2H GENMASK(19, 16)
164 #define U3P_U3_PHYA_DA_REG20 0x13c
165 #define P3A_RG_PLL_DELTA1_PE2H GENMASK(31, 16)
167 #define U3P_U3_PHYA_DA_REG25 0x148
168 #define P3A_RG_PLL_DELTA_PE2H GENMASK(15, 0)
170 #define U3P_U3_PHYD_LFPS1 0x00c
171 #define P3D_RG_FWAKE_TH GENMASK(21, 16)
173 #define U3P_U3_PHYD_IMPCAL0 0x010
174 #define P3D_RG_FORCE_TX_IMPEL BIT(31)
175 #define P3D_RG_TX_IMPEL GENMASK(28, 24)
177 #define U3P_U3_PHYD_IMPCAL1 0x014
178 #define P3D_RG_FORCE_RX_IMPEL BIT(31)
179 #define P3D_RG_RX_IMPEL GENMASK(28, 24)
181 #define U3P_U3_PHYD_RSV 0x054
182 #define P3D_RG_EFUSE_AUTO_LOAD_DIS BIT(12)
184 #define U3P_U3_PHYD_CDR1 0x05c
185 #define P3D_RG_CDR_BIR_LTD1 GENMASK(28, 24)
186 #define P3D_RG_CDR_BIR_LTD0 GENMASK(12, 8)
188 #define U3P_U3_PHYD_TOP1 0x100
189 #define P3D_RG_PHY_MODE GENMASK(2, 1)
190 #define P3D_RG_FORCE_PHY_MODE BIT(0)
192 #define U3P_U3_PHYD_RXDET1 0x128
193 #define P3D_RG_RXDET_STB2_SET GENMASK(17, 9)
195 #define U3P_U3_PHYD_RXDET2 0x12c
196 #define P3D_RG_RXDET_STB2_SET_P3 GENMASK(8, 0)
198 #define U3P_SPLLC_XTALCTL3 0x018
199 #define XC3_RG_U3_XTAL_RX_PWD BIT(9)
200 #define XC3_RG_U3_FRC_XTAL_RX_PWD BIT(8)
202 #define U3P_U2FREQ_FMCR0 0x00
203 #define P2F_RG_MONCLK_SEL GENMASK(27, 26)
204 #define P2F_RG_FREQDET_EN BIT(24)
205 #define P2F_RG_CYCLECNT GENMASK(23, 0)
207 #define U3P_U2FREQ_VALUE 0x0c
209 #define U3P_U2FREQ_FMMONR1 0x10
210 #define P2F_USB_FM_VALID BIT(0)
211 #define P2F_RG_FRCK_EN BIT(8)
213 #define U3P_REF_CLK 26 /* MHZ */
214 #define U3P_SLEW_RATE_COEF 28
215 #define U3P_SR_COEF_DIVISOR 1000
216 #define U3P_FM_DET_CYCLE_CNT 1024
218 /* SATA register setting */
219 #define PHYD_CTRL_SIGNAL_MODE4 0x1c
220 /* CDR Charge Pump P-path current adjustment */
221 #define RG_CDR_BICLTD1_GEN1_MSK GENMASK(23, 20)
222 #define RG_CDR_BICLTD0_GEN1_MSK GENMASK(11, 8)
224 #define PHYD_DESIGN_OPTION2 0x24
225 /* Symbol lock count selection */
226 #define RG_LOCK_CNT_SEL_MSK GENMASK(5, 4)
228 #define PHYD_DESIGN_OPTION9 0x40
229 /* COMWAK GAP width window */
230 #define RG_TG_MAX_MSK GENMASK(20, 16)
231 /* COMINIT GAP width window */
232 #define RG_T2_MAX_MSK GENMASK(13, 8)
233 /* COMWAK GAP width window */
234 #define RG_TG_MIN_MSK GENMASK(7, 5)
235 /* COMINIT GAP width window */
236 #define RG_T2_MIN_MSK GENMASK(4, 0)
238 #define ANA_RG_CTRL_SIGNAL1 0x4c
239 /* TX driver tail current control for 0dB de-empahsis mdoe for Gen1 speed */
240 #define RG_IDRV_0DB_GEN1_MSK GENMASK(13, 8)
242 #define ANA_RG_CTRL_SIGNAL4 0x58
243 #define RG_CDR_BICLTR_GEN1_MSK GENMASK(23, 20)
244 /* Loop filter R1 resistance adjustment for Gen1 speed */
245 #define RG_CDR_BR_GEN2_MSK GENMASK(10, 8)
247 #define ANA_RG_CTRL_SIGNAL6 0x60
248 /* I-path capacitance adjustment for Gen1 */
249 #define RG_CDR_BC_GEN1_MSK GENMASK(28, 24)
250 #define RG_CDR_BIRLTR_GEN1_MSK GENMASK(4, 0)
252 #define ANA_EQ_EYE_CTRL_SIGNAL1 0x6c
253 /* RX Gen1 LEQ tuning step */
254 #define RG_EQ_DLEQ_LFI_GEN1_MSK GENMASK(11, 8)
256 #define ANA_EQ_EYE_CTRL_SIGNAL4 0xd8
257 #define RG_CDR_BIRLTD0_GEN1_MSK GENMASK(20, 16)
259 #define ANA_EQ_EYE_CTRL_SIGNAL5 0xdc
260 #define RG_CDR_BIRLTD0_GEN3_MSK GENMASK(4, 0)
262 /* PHY switch between pcie/usb3/sgmii/sata */
263 #define USB_PHY_SWITCH_CTRL 0x0
264 #define RG_PHY_SW_TYPE GENMASK(3, 0)
265 #define RG_PHY_SW_PCIE 0x0
266 #define RG_PHY_SW_USB3 0x1
267 #define RG_PHY_SW_SGMII 0x2
268 #define RG_PHY_SW_SATA 0x3
270 #define TPHY_CLKS_CNT 2
272 #define USER_BUF_LEN(count) min_t(size_t, 8, (count))
274 enum mtk_phy_version
{
280 struct mtk_phy_pdata
{
281 /* avoid RX sensitivity level degradation only for mt8173 */
282 bool avoid_rx_sen_degradation
;
284 * workaround only for mt8195, HW fix it for others of V3,
285 * u2phy should use integer mode instead of fractional mode of
286 * 48M PLL, fix it by switching PLL to 26M from default 48M
288 bool sw_pll_48m_to_26m
;
290 * Some SoCs (e.g. mt8195) drop a bit when use auto load efuse,
291 * support sw way, also support it for v2/v3 optionally.
293 bool sw_efuse_supported
;
294 enum mtk_phy_version version
;
306 void __iomem
*phyd
; /* include u3phyd_bank2 */
307 void __iomem
*phya
; /* include u3phya_da */
310 struct mtk_phy_instance
{
312 void __iomem
*port_base
;
314 struct u2phy_banks u2_banks
;
315 struct u3phy_banks u3_banks
;
317 struct clk_bulk_data clks
[TPHY_CLKS_CNT
];
320 struct regmap
*type_sw
;
334 bool type_force_mode
;
339 void __iomem
*sif_base
; /* only shared sif */
340 const struct mtk_phy_pdata
*pdata
;
341 struct mtk_phy_instance
**phys
;
343 int src_ref_clk
; /* MHZ, reference clock for slew rate calibrate */
344 int src_coef
; /* coefficient for slew rate calibrate */
347 #if IS_ENABLED(CONFIG_DEBUG_FS)
365 static const char *const u2_phy_files
[] = {
366 [U2P_EYE_VRT
] = "vrt",
367 [U2P_EYE_TERM
] = "term",
368 [U2P_EFUSE_EN
] = "efuse",
369 [U2P_EFUSE_INTR
] = "intr",
370 [U2P_DISCTH
] = "discth",
371 [U2P_PRE_EMPHASIS
] = "preemph",
374 static const char *const u3_phy_files
[] = {
375 [U3P_EFUSE_EN
] = "efuse",
376 [U3P_EFUSE_INTR
] = "intr",
377 [U3P_EFUSE_TX_IMP
] = "tx-imp",
378 [U3P_EFUSE_RX_IMP
] = "rx-imp",
381 static int u2_phy_params_show(struct seq_file
*sf
, void *unused
)
383 struct mtk_phy_instance
*inst
= sf
->private;
384 const char *fname
= file_dentry(sf
->file
)->d_iname
;
385 struct u2phy_banks
*u2_banks
= &inst
->u2_banks
;
386 void __iomem
*com
= u2_banks
->com
;
392 ret
= match_string(u2_phy_files
, ARRAY_SIZE(u2_phy_files
), fname
);
398 tmp
= readl(com
+ U3P_USBPHYACR1
);
399 val
= FIELD_GET(PA1_RG_VRT_SEL
, tmp
);
400 max
= FIELD_MAX(PA1_RG_VRT_SEL
);
404 tmp
= readl(com
+ U3P_USBPHYACR1
);
405 val
= FIELD_GET(PA1_RG_TERM_SEL
, tmp
);
406 max
= FIELD_MAX(PA1_RG_TERM_SEL
);
410 if (u2_banks
->misc
) {
411 tmp
= readl(u2_banks
->misc
+ U3P_MISC_REG1
);
415 val
= !!(tmp
& MR1_EFUSE_AUTO_LOAD_DIS
);
419 tmp
= readl(com
+ U3P_USBPHYACR1
);
420 val
= FIELD_GET(PA1_RG_INTR_CAL
, tmp
);
421 max
= FIELD_MAX(PA1_RG_INTR_CAL
);
425 tmp
= readl(com
+ U3P_USBPHYACR6
);
426 val
= FIELD_GET(PA6_RG_U2_DISCTH
, tmp
);
427 max
= FIELD_MAX(PA6_RG_U2_DISCTH
);
430 case U2P_PRE_EMPHASIS
:
431 tmp
= readl(com
+ U3P_USBPHYACR6
);
432 val
= FIELD_GET(PA6_RG_U2_PRE_EMP
, tmp
);
433 max
= FIELD_MAX(PA6_RG_U2_PRE_EMP
);
437 seq_printf(sf
, "invalid, %d\n", ret
);
441 seq_printf(sf
, "%s : %d [0, %d]\n", fname
, val
, max
);
446 static int u2_phy_params_open(struct inode
*inode
, struct file
*file
)
448 return single_open(file
, u2_phy_params_show
, inode
->i_private
);
451 static ssize_t
u2_phy_params_write(struct file
*file
, const char __user
*ubuf
,
452 size_t count
, loff_t
*ppos
)
454 const char *fname
= file_dentry(file
)->d_iname
;
455 struct seq_file
*sf
= file
->private_data
;
456 struct mtk_phy_instance
*inst
= sf
->private;
457 struct u2phy_banks
*u2_banks
= &inst
->u2_banks
;
458 void __iomem
*com
= u2_banks
->com
;
463 rc
= kstrtouint_from_user(ubuf
, USER_BUF_LEN(count
), 0, &val
);
467 ret
= match_string(u2_phy_files
, ARRAY_SIZE(u2_phy_files
), fname
);
473 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_VRT_SEL
, val
);
477 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_TERM_SEL
, val
);
482 mtk_phy_update_field(u2_banks
->misc
+ U3P_MISC_REG1
,
483 MR1_EFUSE_AUTO_LOAD_DIS
, !!val
);
487 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_INTR_CAL
, val
);
491 mtk_phy_update_field(com
+ U3P_USBPHYACR6
, PA6_RG_U2_DISCTH
, val
);
494 case U2P_PRE_EMPHASIS
:
495 mtk_phy_update_field(com
+ U3P_USBPHYACR6
, PA6_RG_U2_PRE_EMP
, val
);
505 static const struct file_operations u2_phy_fops
= {
506 .open
= u2_phy_params_open
,
507 .write
= u2_phy_params_write
,
510 .release
= single_release
,
513 static void u2_phy_dbgfs_files_create(struct mtk_phy_instance
*inst
)
515 u32 count
= ARRAY_SIZE(u2_phy_files
);
518 for (i
= 0; i
< count
; i
++)
519 debugfs_create_file(u2_phy_files
[i
], 0644, inst
->phy
->debugfs
,
523 static int u3_phy_params_show(struct seq_file
*sf
, void *unused
)
525 struct mtk_phy_instance
*inst
= sf
->private;
526 const char *fname
= file_dentry(sf
->file
)->d_iname
;
527 struct u3phy_banks
*u3_banks
= &inst
->u3_banks
;
533 ret
= match_string(u3_phy_files
, ARRAY_SIZE(u3_phy_files
), fname
);
539 tmp
= readl(u3_banks
->phyd
+ U3P_U3_PHYD_RSV
);
540 val
= !!(tmp
& P3D_RG_EFUSE_AUTO_LOAD_DIS
);
545 tmp
= readl(u3_banks
->phya
+ U3P_U3_PHYA_REG0
);
546 val
= FIELD_GET(P3A_RG_IEXT_INTR
, tmp
);
547 max
= FIELD_MAX(P3A_RG_IEXT_INTR
);
550 case U3P_EFUSE_TX_IMP
:
551 tmp
= readl(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL0
);
552 val
= FIELD_GET(P3D_RG_TX_IMPEL
, tmp
);
553 max
= FIELD_MAX(P3D_RG_TX_IMPEL
);
556 case U3P_EFUSE_RX_IMP
:
557 tmp
= readl(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL1
);
558 val
= FIELD_GET(P3D_RG_RX_IMPEL
, tmp
);
559 max
= FIELD_MAX(P3D_RG_RX_IMPEL
);
563 seq_printf(sf
, "invalid, %d\n", ret
);
567 seq_printf(sf
, "%s : %d [0, %d]\n", fname
, val
, max
);
572 static int u3_phy_params_open(struct inode
*inode
, struct file
*file
)
574 return single_open(file
, u3_phy_params_show
, inode
->i_private
);
577 static ssize_t
u3_phy_params_write(struct file
*file
, const char __user
*ubuf
,
578 size_t count
, loff_t
*ppos
)
580 const char *fname
= file_dentry(file
)->d_iname
;
581 struct seq_file
*sf
= file
->private_data
;
582 struct mtk_phy_instance
*inst
= sf
->private;
583 struct u3phy_banks
*u3_banks
= &inst
->u3_banks
;
584 void __iomem
*phyd
= u3_banks
->phyd
;
589 rc
= kstrtouint_from_user(ubuf
, USER_BUF_LEN(count
), 0, &val
);
593 ret
= match_string(u3_phy_files
, ARRAY_SIZE(u3_phy_files
), fname
);
599 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_RSV
,
600 P3D_RG_EFUSE_AUTO_LOAD_DIS
, !!val
);
604 mtk_phy_update_field(u3_banks
->phya
+ U3P_U3_PHYA_REG0
,
605 P3A_RG_IEXT_INTR
, val
);
608 case U3P_EFUSE_TX_IMP
:
609 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_IMPCAL0
, P3D_RG_TX_IMPEL
, val
);
610 mtk_phy_set_bits(phyd
+ U3P_U3_PHYD_IMPCAL0
, P3D_RG_FORCE_TX_IMPEL
);
613 case U3P_EFUSE_RX_IMP
:
614 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_IMPCAL1
, P3D_RG_RX_IMPEL
, val
);
615 mtk_phy_set_bits(phyd
+ U3P_U3_PHYD_IMPCAL1
, P3D_RG_FORCE_RX_IMPEL
);
625 static const struct file_operations u3_phy_fops
= {
626 .open
= u3_phy_params_open
,
627 .write
= u3_phy_params_write
,
630 .release
= single_release
,
633 static void u3_phy_dbgfs_files_create(struct mtk_phy_instance
*inst
)
635 u32 count
= ARRAY_SIZE(u3_phy_files
);
638 for (i
= 0; i
< count
; i
++)
639 debugfs_create_file(u3_phy_files
[i
], 0644, inst
->phy
->debugfs
,
643 static int phy_type_show(struct seq_file
*sf
, void *unused
)
645 struct mtk_phy_instance
*inst
= sf
->private;
648 switch (inst
->type
) {
668 seq_printf(sf
, "%s\n", type
);
672 DEFINE_SHOW_ATTRIBUTE(phy_type
);
674 /* these files will be removed when phy is released by phy core */
675 static void phy_debugfs_init(struct mtk_phy_instance
*inst
)
677 debugfs_create_file("type", 0444, inst
->phy
->debugfs
, inst
, &phy_type_fops
);
679 switch (inst
->type
) {
681 u2_phy_dbgfs_files_create(inst
);
685 u3_phy_dbgfs_files_create(inst
);
694 static void phy_debugfs_init(struct mtk_phy_instance
*inst
)
699 static void hs_slew_rate_calibrate(struct mtk_tphy
*tphy
,
700 struct mtk_phy_instance
*instance
)
702 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
703 void __iomem
*fmreg
= u2_banks
->fmreg
;
704 void __iomem
*com
= u2_banks
->com
;
709 /* HW V3 doesn't support slew rate cal anymore */
710 if (tphy
->pdata
->version
== MTK_PHY_V3
)
713 /* use force value */
714 if (instance
->eye_src
)
717 /* enable USB ring oscillator */
718 mtk_phy_set_bits(com
+ U3P_USBPHYACR5
, PA5_RG_U2_HSTX_SRCAL_EN
);
721 /*enable free run clock */
722 mtk_phy_set_bits(fmreg
+ U3P_U2FREQ_FMMONR1
, P2F_RG_FRCK_EN
);
724 /* set cycle count as 1024, and select u2 channel */
725 tmp
= readl(fmreg
+ U3P_U2FREQ_FMCR0
);
726 tmp
&= ~(P2F_RG_CYCLECNT
| P2F_RG_MONCLK_SEL
);
727 tmp
|= FIELD_PREP(P2F_RG_CYCLECNT
, U3P_FM_DET_CYCLE_CNT
);
728 if (tphy
->pdata
->version
== MTK_PHY_V1
)
729 tmp
|= FIELD_PREP(P2F_RG_MONCLK_SEL
, instance
->index
>> 1);
731 writel(tmp
, fmreg
+ U3P_U2FREQ_FMCR0
);
733 /* enable frequency meter */
734 mtk_phy_set_bits(fmreg
+ U3P_U2FREQ_FMCR0
, P2F_RG_FREQDET_EN
);
736 /* ignore return value */
737 readl_poll_timeout(fmreg
+ U3P_U2FREQ_FMMONR1
, tmp
,
738 (tmp
& P2F_USB_FM_VALID
), 10, 200);
740 fm_out
= readl(fmreg
+ U3P_U2FREQ_VALUE
);
742 /* disable frequency meter */
743 mtk_phy_clear_bits(fmreg
+ U3P_U2FREQ_FMCR0
, P2F_RG_FREQDET_EN
);
745 /*disable free run clock */
746 mtk_phy_clear_bits(fmreg
+ U3P_U2FREQ_FMMONR1
, P2F_RG_FRCK_EN
);
749 /* ( 1024 / FM_OUT ) x reference clock frequency x coef */
750 tmp
= tphy
->src_ref_clk
* tphy
->src_coef
;
751 tmp
= (tmp
* U3P_FM_DET_CYCLE_CNT
) / fm_out
;
752 calibration_val
= DIV_ROUND_CLOSEST(tmp
, U3P_SR_COEF_DIVISOR
);
754 /* if FM detection fail, set default value */
757 dev_dbg(tphy
->dev
, "phy:%d, fm_out:%d, calib:%d (clk:%d, coef:%d)\n",
758 instance
->index
, fm_out
, calibration_val
,
759 tphy
->src_ref_clk
, tphy
->src_coef
);
761 /* set HS slew rate */
762 mtk_phy_update_field(com
+ U3P_USBPHYACR5
, PA5_RG_U2_HSTX_SRCTRL
,
765 /* disable USB ring oscillator */
766 mtk_phy_clear_bits(com
+ U3P_USBPHYACR5
, PA5_RG_U2_HSTX_SRCAL_EN
);
769 static void u3_phy_instance_init(struct mtk_tphy
*tphy
,
770 struct mtk_phy_instance
*instance
)
772 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
773 void __iomem
*phya
= u3_banks
->phya
;
774 void __iomem
*phyd
= u3_banks
->phyd
;
776 if (instance
->type_force_mode
) {
777 /* force phy as usb mode, default is pcie rc mode */
778 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_TOP1
, P3D_RG_PHY_MODE
, 1);
779 mtk_phy_set_bits(phyd
+ U3P_U3_PHYD_TOP1
, P3D_RG_FORCE_PHY_MODE
);
780 /* power down phy by ip and pipe reset */
781 mtk_phy_set_bits(u3_banks
->chip
+ U3P_U3_CHIP_GPIO_CTLD
,
782 P3C_FORCE_IP_SW_RST
| P3C_MCU_BUS_CK_GATE_EN
);
783 mtk_phy_set_bits(u3_banks
->chip
+ U3P_U3_CHIP_GPIO_CTLE
,
784 P3C_RG_SWRST_U3_PHYD
| P3C_RG_SWRST_U3_PHYD_FORCE_EN
);
786 /* power on phy again */
787 mtk_phy_clear_bits(u3_banks
->chip
+ U3P_U3_CHIP_GPIO_CTLD
,
788 P3C_FORCE_IP_SW_RST
| P3C_MCU_BUS_CK_GATE_EN
);
789 mtk_phy_clear_bits(u3_banks
->chip
+ U3P_U3_CHIP_GPIO_CTLE
,
790 P3C_RG_SWRST_U3_PHYD
| P3C_RG_SWRST_U3_PHYD_FORCE_EN
);
793 /* gating PCIe Analog XTAL clock */
794 mtk_phy_set_bits(u3_banks
->spllc
+ U3P_SPLLC_XTALCTL3
,
795 XC3_RG_U3_XTAL_RX_PWD
| XC3_RG_U3_FRC_XTAL_RX_PWD
);
798 mtk_phy_update_field(phya
+ U3P_U3_PHYA_DA_REG0
, P3A_RG_XTAL_EXT_EN_U3
, 2);
800 mtk_phy_update_field(phya
+ U3P_U3_PHYA_REG9
, P3A_RG_RX_DAC_MUX
, 4);
802 mtk_phy_update_field(phya
+ U3P_U3_PHYA_REG6
, P3A_RG_TX_EIDLE_CM
, 0xe);
804 mtk_phy_update_bits(u3_banks
->phyd
+ U3P_U3_PHYD_CDR1
,
805 P3D_RG_CDR_BIR_LTD0
| P3D_RG_CDR_BIR_LTD1
,
806 FIELD_PREP(P3D_RG_CDR_BIR_LTD0
, 0xc) |
807 FIELD_PREP(P3D_RG_CDR_BIR_LTD1
, 0x3));
809 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_LFPS1
, P3D_RG_FWAKE_TH
, 0x34);
811 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_RXDET1
, P3D_RG_RXDET_STB2_SET
, 0x10);
813 mtk_phy_update_field(phyd
+ U3P_U3_PHYD_RXDET2
, P3D_RG_RXDET_STB2_SET_P3
, 0x10);
815 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, instance
->index
);
818 static void u2_phy_pll_26m_set(struct mtk_tphy
*tphy
,
819 struct mtk_phy_instance
*instance
)
821 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
822 void __iomem
*com
= u2_banks
->com
;
824 if (!tphy
->pdata
->sw_pll_48m_to_26m
)
827 mtk_phy_update_field(com
+ U3P_USBPHYACR0
, PA0_USB20_PLL_PREDIV
, 0);
829 mtk_phy_update_field(com
+ U3P_USBPHYACR2
, PA2_RG_U2PLL_BW
, 3);
831 writel(P2R_RG_U2PLL_FBDIV_26M
, com
+ U3P_U2PHYA_RESV
);
833 mtk_phy_set_bits(com
+ U3P_U2PHYA_RESV1
,
834 P2R_RG_U2PLL_FRA_EN
| P2R_RG_U2PLL_REFCLK_SEL
);
837 static void u2_phy_instance_init(struct mtk_tphy
*tphy
,
838 struct mtk_phy_instance
*instance
)
840 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
841 void __iomem
*com
= u2_banks
->com
;
842 u32 index
= instance
->index
;
844 /* switch to USB function, and enable usb pll */
845 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM0
, P2C_FORCE_UART_EN
| P2C_FORCE_SUSPENDM
);
847 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM0
,
848 P2C_RG_XCVRSEL
| P2C_RG_DATAIN
| P2C_DTM0_PART_MASK
);
850 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM1
, P2C_RG_UART_EN
);
852 mtk_phy_set_bits(com
+ U3P_USBPHYACR0
, PA0_RG_USB20_INTR_EN
);
854 /* disable switch 100uA current to SSUSB */
855 mtk_phy_clear_bits(com
+ U3P_USBPHYACR5
, PA5_RG_U2_HS_100U_U3_EN
);
857 mtk_phy_clear_bits(com
+ U3P_U2PHYACR4
, P2C_U2_GPIO_CTR_MSK
);
859 if (tphy
->pdata
->avoid_rx_sen_degradation
) {
861 mtk_phy_set_bits(com
+ U3P_USBPHYACR2
, PA2_RG_SIF_U2PLL_FORCE_EN
);
863 mtk_phy_clear_bits(com
+ U3D_U2PHYDCR0
, P2C_RG_SIF_U2PLL_FORCE_ON
);
865 mtk_phy_set_bits(com
+ U3D_U2PHYDCR0
, P2C_RG_SIF_U2PLL_FORCE_ON
);
867 mtk_phy_set_bits(com
+ U3P_U2PHYDTM0
,
868 P2C_RG_SUSPENDM
| P2C_FORCE_SUSPENDM
);
872 /* DP/DM BC1.1 path Disable */
873 mtk_phy_clear_bits(com
+ U3P_USBPHYACR6
, PA6_RG_U2_BC11_SW_EN
);
875 mtk_phy_update_field(com
+ U3P_USBPHYACR6
, PA6_RG_U2_SQTH
, 2);
877 /* Workaround only for mt8195, HW fix it for others (V3) */
878 u2_phy_pll_26m_set(tphy
, instance
);
880 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, index
);
883 static void u2_phy_instance_power_on(struct mtk_tphy
*tphy
,
884 struct mtk_phy_instance
*instance
)
886 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
887 void __iomem
*com
= u2_banks
->com
;
888 u32 index
= instance
->index
;
891 mtk_phy_set_bits(com
+ U3P_USBPHYACR6
, PA6_RG_U2_OTG_VBUSCMP_EN
);
893 mtk_phy_set_bits(com
+ U3P_U2PHYDTM1
, P2C_RG_VBUSVALID
| P2C_RG_AVALID
);
895 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM1
, P2C_RG_SESSEND
);
897 if (tphy
->pdata
->avoid_rx_sen_degradation
&& index
) {
898 mtk_phy_set_bits(com
+ U3D_U2PHYDCR0
, P2C_RG_SIF_U2PLL_FORCE_ON
);
900 mtk_phy_set_bits(com
+ U3P_U2PHYDTM0
, P2C_RG_SUSPENDM
| P2C_FORCE_SUSPENDM
);
902 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, index
);
905 static void u2_phy_instance_power_off(struct mtk_tphy
*tphy
,
906 struct mtk_phy_instance
*instance
)
908 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
909 void __iomem
*com
= u2_banks
->com
;
910 u32 index
= instance
->index
;
913 mtk_phy_clear_bits(com
+ U3P_USBPHYACR6
, PA6_RG_U2_OTG_VBUSCMP_EN
);
915 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM1
, P2C_RG_VBUSVALID
| P2C_RG_AVALID
);
917 mtk_phy_set_bits(com
+ U3P_U2PHYDTM1
, P2C_RG_SESSEND
);
919 if (tphy
->pdata
->avoid_rx_sen_degradation
&& index
) {
920 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM0
, P2C_RG_SUSPENDM
| P2C_FORCE_SUSPENDM
);
922 mtk_phy_clear_bits(com
+ U3D_U2PHYDCR0
, P2C_RG_SIF_U2PLL_FORCE_ON
);
925 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, index
);
928 static void u2_phy_instance_exit(struct mtk_tphy
*tphy
,
929 struct mtk_phy_instance
*instance
)
931 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
932 void __iomem
*com
= u2_banks
->com
;
933 u32 index
= instance
->index
;
935 if (tphy
->pdata
->avoid_rx_sen_degradation
&& index
) {
936 mtk_phy_clear_bits(com
+ U3D_U2PHYDCR0
, P2C_RG_SIF_U2PLL_FORCE_ON
);
938 mtk_phy_clear_bits(com
+ U3P_U2PHYDTM0
, P2C_FORCE_SUSPENDM
);
942 static void u2_phy_instance_set_mode(struct mtk_tphy
*tphy
,
943 struct mtk_phy_instance
*instance
,
946 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
949 tmp
= readl(u2_banks
->com
+ U3P_U2PHYDTM1
);
951 case PHY_MODE_USB_DEVICE
:
952 tmp
|= P2C_FORCE_IDDIG
| P2C_RG_IDDIG
;
954 case PHY_MODE_USB_HOST
:
955 tmp
|= P2C_FORCE_IDDIG
;
956 tmp
&= ~P2C_RG_IDDIG
;
958 case PHY_MODE_USB_OTG
:
959 tmp
&= ~(P2C_FORCE_IDDIG
| P2C_RG_IDDIG
);
964 writel(tmp
, u2_banks
->com
+ U3P_U2PHYDTM1
);
967 static void pcie_phy_instance_init(struct mtk_tphy
*tphy
,
968 struct mtk_phy_instance
*instance
)
970 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
971 void __iomem
*phya
= u3_banks
->phya
;
973 if (tphy
->pdata
->version
!= MTK_PHY_V1
)
976 mtk_phy_update_bits(phya
+ U3P_U3_PHYA_DA_REG0
,
977 P3A_RG_XTAL_EXT_PE1H
| P3A_RG_XTAL_EXT_PE2H
,
978 FIELD_PREP(P3A_RG_XTAL_EXT_PE1H
, 0x2) |
979 FIELD_PREP(P3A_RG_XTAL_EXT_PE2H
, 0x2));
982 mtk_phy_update_field(phya
+ U3P_U3_PHYA_REG1
, P3A_RG_CLKDRV_AMP
, 0x4);
984 mtk_phy_update_field(phya
+ U3P_U3_PHYA_REG0
, P3A_RG_CLKDRV_OFF
, 0x1);
986 /* SSC delta -5000ppm */
987 mtk_phy_update_field(phya
+ U3P_U3_PHYA_DA_REG20
, P3A_RG_PLL_DELTA1_PE2H
, 0x3c);
989 mtk_phy_update_field(phya
+ U3P_U3_PHYA_DA_REG25
, P3A_RG_PLL_DELTA_PE2H
, 0x36);
991 /* change pll BW 0.6M */
992 mtk_phy_update_bits(phya
+ U3P_U3_PHYA_DA_REG5
,
993 P3A_RG_PLL_BR_PE2H
| P3A_RG_PLL_IC_PE2H
,
994 FIELD_PREP(P3A_RG_PLL_BR_PE2H
, 0x1) |
995 FIELD_PREP(P3A_RG_PLL_IC_PE2H
, 0x1));
997 mtk_phy_update_bits(phya
+ U3P_U3_PHYA_DA_REG4
,
998 P3A_RG_PLL_DIVEN_PE2H
| P3A_RG_PLL_BC_PE2H
,
999 FIELD_PREP(P3A_RG_PLL_BC_PE2H
, 0x3));
1001 mtk_phy_update_field(phya
+ U3P_U3_PHYA_DA_REG6
, P3A_RG_PLL_IR_PE2H
, 0x2);
1003 mtk_phy_update_field(phya
+ U3P_U3_PHYA_DA_REG7
, P3A_RG_PLL_BP_PE2H
, 0xa);
1005 /* Tx Detect Rx Timing: 10us -> 5us */
1006 mtk_phy_update_field(u3_banks
->phyd
+ U3P_U3_PHYD_RXDET1
,
1007 P3D_RG_RXDET_STB2_SET
, 0x10);
1009 mtk_phy_update_field(u3_banks
->phyd
+ U3P_U3_PHYD_RXDET2
,
1010 P3D_RG_RXDET_STB2_SET_P3
, 0x10);
1012 /* wait for PCIe subsys register to active */
1013 usleep_range(2500, 3000);
1014 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, instance
->index
);
1017 static void pcie_phy_instance_power_on(struct mtk_tphy
*tphy
,
1018 struct mtk_phy_instance
*instance
)
1020 struct u3phy_banks
*bank
= &instance
->u3_banks
;
1022 mtk_phy_clear_bits(bank
->chip
+ U3P_U3_CHIP_GPIO_CTLD
,
1023 P3C_FORCE_IP_SW_RST
| P3C_REG_IP_SW_RST
);
1025 mtk_phy_clear_bits(bank
->chip
+ U3P_U3_CHIP_GPIO_CTLE
,
1026 P3C_RG_SWRST_U3_PHYD_FORCE_EN
| P3C_RG_SWRST_U3_PHYD
);
1029 static void pcie_phy_instance_power_off(struct mtk_tphy
*tphy
,
1030 struct mtk_phy_instance
*instance
)
1033 struct u3phy_banks
*bank
= &instance
->u3_banks
;
1035 mtk_phy_set_bits(bank
->chip
+ U3P_U3_CHIP_GPIO_CTLD
,
1036 P3C_FORCE_IP_SW_RST
| P3C_REG_IP_SW_RST
);
1038 mtk_phy_set_bits(bank
->chip
+ U3P_U3_CHIP_GPIO_CTLE
,
1039 P3C_RG_SWRST_U3_PHYD_FORCE_EN
| P3C_RG_SWRST_U3_PHYD
);
1042 static void sata_phy_instance_init(struct mtk_tphy
*tphy
,
1043 struct mtk_phy_instance
*instance
)
1045 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
1046 void __iomem
*phyd
= u3_banks
->phyd
;
1048 /* charge current adjustment */
1049 mtk_phy_update_bits(phyd
+ ANA_RG_CTRL_SIGNAL6
,
1050 RG_CDR_BIRLTR_GEN1_MSK
| RG_CDR_BC_GEN1_MSK
,
1051 FIELD_PREP(RG_CDR_BIRLTR_GEN1_MSK
, 0x6) |
1052 FIELD_PREP(RG_CDR_BC_GEN1_MSK
, 0x1a));
1054 mtk_phy_update_field(phyd
+ ANA_EQ_EYE_CTRL_SIGNAL4
, RG_CDR_BIRLTD0_GEN1_MSK
, 0x18);
1056 mtk_phy_update_field(phyd
+ ANA_EQ_EYE_CTRL_SIGNAL5
, RG_CDR_BIRLTD0_GEN3_MSK
, 0x06);
1058 mtk_phy_update_bits(phyd
+ ANA_RG_CTRL_SIGNAL4
,
1059 RG_CDR_BICLTR_GEN1_MSK
| RG_CDR_BR_GEN2_MSK
,
1060 FIELD_PREP(RG_CDR_BICLTR_GEN1_MSK
, 0x0c) |
1061 FIELD_PREP(RG_CDR_BR_GEN2_MSK
, 0x07));
1063 mtk_phy_update_bits(phyd
+ PHYD_CTRL_SIGNAL_MODE4
,
1064 RG_CDR_BICLTD0_GEN1_MSK
| RG_CDR_BICLTD1_GEN1_MSK
,
1065 FIELD_PREP(RG_CDR_BICLTD0_GEN1_MSK
, 0x08) |
1066 FIELD_PREP(RG_CDR_BICLTD1_GEN1_MSK
, 0x02));
1068 mtk_phy_update_field(phyd
+ PHYD_DESIGN_OPTION2
, RG_LOCK_CNT_SEL_MSK
, 0x02);
1070 mtk_phy_update_bits(phyd
+ PHYD_DESIGN_OPTION9
,
1071 RG_T2_MIN_MSK
| RG_TG_MIN_MSK
,
1072 FIELD_PREP(RG_T2_MIN_MSK
, 0x12) |
1073 FIELD_PREP(RG_TG_MIN_MSK
, 0x04));
1075 mtk_phy_update_bits(phyd
+ PHYD_DESIGN_OPTION9
,
1076 RG_T2_MAX_MSK
| RG_TG_MAX_MSK
,
1077 FIELD_PREP(RG_T2_MAX_MSK
, 0x31) |
1078 FIELD_PREP(RG_TG_MAX_MSK
, 0x0e));
1080 mtk_phy_update_field(phyd
+ ANA_RG_CTRL_SIGNAL1
, RG_IDRV_0DB_GEN1_MSK
, 0x20);
1082 mtk_phy_update_field(phyd
+ ANA_EQ_EYE_CTRL_SIGNAL1
, RG_EQ_DLEQ_LFI_GEN1_MSK
, 0x03);
1084 dev_dbg(tphy
->dev
, "%s(%d)\n", __func__
, instance
->index
);
1087 static void phy_v1_banks_init(struct mtk_tphy
*tphy
,
1088 struct mtk_phy_instance
*instance
)
1090 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
1091 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
1093 switch (instance
->type
) {
1095 u2_banks
->misc
= NULL
;
1096 u2_banks
->fmreg
= tphy
->sif_base
+ SSUSB_SIFSLV_V1_U2FREQ
;
1097 u2_banks
->com
= instance
->port_base
+ SSUSB_SIFSLV_V1_U2PHY_COM
;
1101 u3_banks
->spllc
= tphy
->sif_base
+ SSUSB_SIFSLV_V1_SPLLC
;
1102 u3_banks
->chip
= tphy
->sif_base
+ SSUSB_SIFSLV_V1_CHIP
;
1103 u3_banks
->phyd
= instance
->port_base
+ SSUSB_SIFSLV_V1_U3PHYD
;
1104 u3_banks
->phya
= instance
->port_base
+ SSUSB_SIFSLV_V1_U3PHYA
;
1107 u3_banks
->phyd
= instance
->port_base
+ SSUSB_SIFSLV_V1_U3PHYD
;
1110 dev_err(tphy
->dev
, "incompatible PHY type\n");
1115 static void phy_v2_banks_init(struct mtk_tphy
*tphy
,
1116 struct mtk_phy_instance
*instance
)
1118 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
1119 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
1121 switch (instance
->type
) {
1123 u2_banks
->misc
= instance
->port_base
+ SSUSB_SIFSLV_V2_MISC
;
1124 u2_banks
->fmreg
= instance
->port_base
+ SSUSB_SIFSLV_V2_U2FREQ
;
1125 u2_banks
->com
= instance
->port_base
+ SSUSB_SIFSLV_V2_U2PHY_COM
;
1129 u3_banks
->spllc
= instance
->port_base
+ SSUSB_SIFSLV_V2_SPLLC
;
1130 u3_banks
->chip
= instance
->port_base
+ SSUSB_SIFSLV_V2_CHIP
;
1131 u3_banks
->phyd
= instance
->port_base
+ SSUSB_SIFSLV_V2_U3PHYD
;
1132 u3_banks
->phya
= instance
->port_base
+ SSUSB_SIFSLV_V2_U3PHYA
;
1135 dev_err(tphy
->dev
, "incompatible PHY type\n");
1140 static void phy_parse_property(struct mtk_tphy
*tphy
,
1141 struct mtk_phy_instance
*instance
)
1143 struct device
*dev
= &instance
->phy
->dev
;
1145 if (instance
->type
== PHY_TYPE_USB3
)
1146 instance
->type_force_mode
= device_property_read_bool(dev
, "mediatek,force-mode");
1148 if (instance
->type
!= PHY_TYPE_USB2
)
1151 instance
->bc12_en
= device_property_read_bool(dev
, "mediatek,bc12");
1152 device_property_read_u32(dev
, "mediatek,eye-src",
1153 &instance
->eye_src
);
1154 device_property_read_u32(dev
, "mediatek,eye-vrt",
1155 &instance
->eye_vrt
);
1156 device_property_read_u32(dev
, "mediatek,eye-term",
1157 &instance
->eye_term
);
1158 device_property_read_u32(dev
, "mediatek,intr",
1160 device_property_read_u32(dev
, "mediatek,discth",
1162 device_property_read_u32(dev
, "mediatek,pre-emphasis",
1163 &instance
->pre_emphasis
);
1164 dev_dbg(dev
, "bc12:%d, src:%d, vrt:%d, term:%d, intr:%d, disc:%d\n",
1165 instance
->bc12_en
, instance
->eye_src
,
1166 instance
->eye_vrt
, instance
->eye_term
,
1167 instance
->intr
, instance
->discth
);
1168 dev_dbg(dev
, "pre-emp:%d\n", instance
->pre_emphasis
);
1171 static void u2_phy_props_set(struct mtk_tphy
*tphy
,
1172 struct mtk_phy_instance
*instance
)
1174 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
1175 void __iomem
*com
= u2_banks
->com
;
1177 if (instance
->bc12_en
) /* BC1.2 path Enable */
1178 mtk_phy_set_bits(com
+ U3P_U2PHYBC12C
, P2C_RG_CHGDT_EN
);
1180 if (tphy
->pdata
->version
< MTK_PHY_V3
&& instance
->eye_src
)
1181 mtk_phy_update_field(com
+ U3P_USBPHYACR5
, PA5_RG_U2_HSTX_SRCTRL
,
1184 if (instance
->eye_vrt
)
1185 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_VRT_SEL
,
1188 if (instance
->eye_term
)
1189 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_TERM_SEL
,
1190 instance
->eye_term
);
1192 if (instance
->intr
) {
1194 mtk_phy_set_bits(u2_banks
->misc
+ U3P_MISC_REG1
,
1195 MR1_EFUSE_AUTO_LOAD_DIS
);
1197 mtk_phy_update_field(com
+ U3P_USBPHYACR1
, PA1_RG_INTR_CAL
,
1201 if (instance
->discth
)
1202 mtk_phy_update_field(com
+ U3P_USBPHYACR6
, PA6_RG_U2_DISCTH
,
1205 if (instance
->pre_emphasis
)
1206 mtk_phy_update_field(com
+ U3P_USBPHYACR6
, PA6_RG_U2_PRE_EMP
,
1207 instance
->pre_emphasis
);
1210 /* type switch for usb3/pcie/sgmii/sata */
1211 static int phy_type_syscon_get(struct mtk_phy_instance
*instance
,
1212 struct device_node
*dn
)
1214 struct of_phandle_args args
;
1217 /* type switch function is optional */
1218 if (!of_property_read_bool(dn
, "mediatek,syscon-type"))
1221 ret
= of_parse_phandle_with_fixed_args(dn
, "mediatek,syscon-type",
1226 instance
->type_sw_reg
= args
.args
[0];
1227 instance
->type_sw_index
= args
.args
[1] & 0x3; /* <=3 */
1228 instance
->type_sw
= syscon_node_to_regmap(args
.np
);
1229 of_node_put(args
.np
);
1230 dev_info(&instance
->phy
->dev
, "type_sw - reg %#x, index %d\n",
1231 instance
->type_sw_reg
, instance
->type_sw_index
);
1233 return PTR_ERR_OR_ZERO(instance
->type_sw
);
1236 static int phy_type_set(struct mtk_phy_instance
*instance
)
1241 if (!instance
->type_sw
)
1244 switch (instance
->type
) {
1246 type
= RG_PHY_SW_USB3
;
1249 type
= RG_PHY_SW_PCIE
;
1251 case PHY_TYPE_SGMII
:
1252 type
= RG_PHY_SW_SGMII
;
1255 type
= RG_PHY_SW_SATA
;
1262 offset
= instance
->type_sw_index
* BITS_PER_BYTE
;
1263 regmap_update_bits(instance
->type_sw
, instance
->type_sw_reg
,
1264 RG_PHY_SW_TYPE
<< offset
, type
<< offset
);
1269 static int phy_efuse_get(struct mtk_tphy
*tphy
, struct mtk_phy_instance
*instance
)
1271 struct device
*dev
= &instance
->phy
->dev
;
1274 /* tphy v1 doesn't support sw efuse, skip it */
1275 if (!tphy
->pdata
->sw_efuse_supported
) {
1276 instance
->efuse_sw_en
= 0;
1280 /* software efuse is optional */
1281 instance
->efuse_sw_en
= device_property_read_bool(dev
, "nvmem-cells");
1282 if (!instance
->efuse_sw_en
)
1285 switch (instance
->type
) {
1287 ret
= nvmem_cell_read_variable_le_u32(dev
, "intr", &instance
->efuse_intr
);
1289 dev_err(dev
, "fail to get u2 intr efuse, %d\n", ret
);
1293 /* no efuse, ignore it */
1294 if (!instance
->efuse_intr
) {
1295 dev_warn(dev
, "no u2 intr efuse, but dts enable it\n");
1296 instance
->efuse_sw_en
= 0;
1300 dev_dbg(dev
, "u2 efuse - intr %x\n", instance
->efuse_intr
);
1305 ret
= nvmem_cell_read_variable_le_u32(dev
, "intr", &instance
->efuse_intr
);
1307 dev_err(dev
, "fail to get u3 intr efuse, %d\n", ret
);
1311 ret
= nvmem_cell_read_variable_le_u32(dev
, "rx_imp", &instance
->efuse_rx_imp
);
1313 dev_err(dev
, "fail to get u3 rx_imp efuse, %d\n", ret
);
1317 ret
= nvmem_cell_read_variable_le_u32(dev
, "tx_imp", &instance
->efuse_tx_imp
);
1319 dev_err(dev
, "fail to get u3 tx_imp efuse, %d\n", ret
);
1323 /* no efuse, ignore it */
1324 if (!instance
->efuse_intr
&&
1325 !instance
->efuse_rx_imp
&&
1326 !instance
->efuse_tx_imp
) {
1327 dev_warn(dev
, "no u3 intr efuse, but dts enable it\n");
1328 instance
->efuse_sw_en
= 0;
1332 dev_dbg(dev
, "u3 efuse - intr %x, rx_imp %x, tx_imp %x\n",
1333 instance
->efuse_intr
, instance
->efuse_rx_imp
,instance
->efuse_tx_imp
);
1336 dev_err(dev
, "no sw efuse for type %d\n", instance
->type
);
1343 static void phy_efuse_set(struct mtk_phy_instance
*instance
)
1345 struct device
*dev
= &instance
->phy
->dev
;
1346 struct u2phy_banks
*u2_banks
= &instance
->u2_banks
;
1347 struct u3phy_banks
*u3_banks
= &instance
->u3_banks
;
1349 if (!instance
->efuse_sw_en
)
1352 switch (instance
->type
) {
1354 mtk_phy_set_bits(u2_banks
->misc
+ U3P_MISC_REG1
, MR1_EFUSE_AUTO_LOAD_DIS
);
1356 mtk_phy_update_field(u2_banks
->com
+ U3P_USBPHYACR1
, PA1_RG_INTR_CAL
,
1357 instance
->efuse_intr
);
1361 mtk_phy_set_bits(u3_banks
->phyd
+ U3P_U3_PHYD_RSV
, P3D_RG_EFUSE_AUTO_LOAD_DIS
);
1363 mtk_phy_update_field(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL0
, P3D_RG_TX_IMPEL
,
1364 instance
->efuse_tx_imp
);
1365 mtk_phy_set_bits(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL0
, P3D_RG_FORCE_TX_IMPEL
);
1367 mtk_phy_update_field(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL1
, P3D_RG_RX_IMPEL
,
1368 instance
->efuse_rx_imp
);
1369 mtk_phy_set_bits(u3_banks
->phyd
+ U3P_U3_PHYD_IMPCAL1
, P3D_RG_FORCE_RX_IMPEL
);
1371 mtk_phy_update_field(u3_banks
->phya
+ U3P_U3_PHYA_REG0
, P3A_RG_IEXT_INTR
,
1372 instance
->efuse_intr
);
1375 dev_warn(dev
, "no sw efuse for type %d\n", instance
->type
);
1380 static int mtk_phy_init(struct phy
*phy
)
1382 struct mtk_phy_instance
*instance
= phy_get_drvdata(phy
);
1383 struct mtk_tphy
*tphy
= dev_get_drvdata(phy
->dev
.parent
);
1386 ret
= clk_bulk_prepare_enable(TPHY_CLKS_CNT
, instance
->clks
);
1390 phy_efuse_set(instance
);
1392 switch (instance
->type
) {
1394 u2_phy_instance_init(tphy
, instance
);
1395 u2_phy_props_set(tphy
, instance
);
1398 u3_phy_instance_init(tphy
, instance
);
1401 pcie_phy_instance_init(tphy
, instance
);
1404 sata_phy_instance_init(tphy
, instance
);
1406 case PHY_TYPE_SGMII
:
1407 /* nothing to do, only used to set type */
1410 dev_err(tphy
->dev
, "incompatible PHY type\n");
1411 clk_bulk_disable_unprepare(TPHY_CLKS_CNT
, instance
->clks
);
1418 static int mtk_phy_power_on(struct phy
*phy
)
1420 struct mtk_phy_instance
*instance
= phy_get_drvdata(phy
);
1421 struct mtk_tphy
*tphy
= dev_get_drvdata(phy
->dev
.parent
);
1423 if (instance
->type
== PHY_TYPE_USB2
) {
1424 u2_phy_instance_power_on(tphy
, instance
);
1425 hs_slew_rate_calibrate(tphy
, instance
);
1426 } else if (instance
->type
== PHY_TYPE_PCIE
) {
1427 pcie_phy_instance_power_on(tphy
, instance
);
1433 static int mtk_phy_power_off(struct phy
*phy
)
1435 struct mtk_phy_instance
*instance
= phy_get_drvdata(phy
);
1436 struct mtk_tphy
*tphy
= dev_get_drvdata(phy
->dev
.parent
);
1438 if (instance
->type
== PHY_TYPE_USB2
)
1439 u2_phy_instance_power_off(tphy
, instance
);
1440 else if (instance
->type
== PHY_TYPE_PCIE
)
1441 pcie_phy_instance_power_off(tphy
, instance
);
1446 static int mtk_phy_exit(struct phy
*phy
)
1448 struct mtk_phy_instance
*instance
= phy_get_drvdata(phy
);
1449 struct mtk_tphy
*tphy
= dev_get_drvdata(phy
->dev
.parent
);
1451 if (instance
->type
== PHY_TYPE_USB2
)
1452 u2_phy_instance_exit(tphy
, instance
);
1454 clk_bulk_disable_unprepare(TPHY_CLKS_CNT
, instance
->clks
);
1458 static int mtk_phy_set_mode(struct phy
*phy
, enum phy_mode mode
, int submode
)
1460 struct mtk_phy_instance
*instance
= phy_get_drvdata(phy
);
1461 struct mtk_tphy
*tphy
= dev_get_drvdata(phy
->dev
.parent
);
1463 if (instance
->type
== PHY_TYPE_USB2
)
1464 u2_phy_instance_set_mode(tphy
, instance
, mode
);
1469 static struct phy
*mtk_phy_xlate(struct device
*dev
,
1470 const struct of_phandle_args
*args
)
1472 struct mtk_tphy
*tphy
= dev_get_drvdata(dev
);
1473 struct mtk_phy_instance
*instance
= NULL
;
1474 struct device_node
*phy_np
= args
->np
;
1478 if (args
->args_count
!= 1) {
1479 dev_err(dev
, "invalid number of cells in 'phy' property\n");
1480 return ERR_PTR(-EINVAL
);
1483 for (index
= 0; index
< tphy
->nphys
; index
++)
1484 if (phy_np
== tphy
->phys
[index
]->phy
->dev
.of_node
) {
1485 instance
= tphy
->phys
[index
];
1490 dev_err(dev
, "failed to find appropriate phy\n");
1491 return ERR_PTR(-EINVAL
);
1494 instance
->type
= args
->args
[0];
1495 if (!(instance
->type
== PHY_TYPE_USB2
||
1496 instance
->type
== PHY_TYPE_USB3
||
1497 instance
->type
== PHY_TYPE_PCIE
||
1498 instance
->type
== PHY_TYPE_SATA
||
1499 instance
->type
== PHY_TYPE_SGMII
)) {
1500 dev_err(dev
, "unsupported device type: %d\n", instance
->type
);
1501 return ERR_PTR(-EINVAL
);
1504 switch (tphy
->pdata
->version
) {
1506 phy_v1_banks_init(tphy
, instance
);
1510 phy_v2_banks_init(tphy
, instance
);
1513 dev_err(dev
, "phy version is not supported\n");
1514 return ERR_PTR(-EINVAL
);
1517 ret
= phy_efuse_get(tphy
, instance
);
1519 return ERR_PTR(ret
);
1521 phy_parse_property(tphy
, instance
);
1522 phy_type_set(instance
);
1523 phy_debugfs_init(instance
);
1525 return instance
->phy
;
1528 static const struct phy_ops mtk_tphy_ops
= {
1529 .init
= mtk_phy_init
,
1530 .exit
= mtk_phy_exit
,
1531 .power_on
= mtk_phy_power_on
,
1532 .power_off
= mtk_phy_power_off
,
1533 .set_mode
= mtk_phy_set_mode
,
1534 .owner
= THIS_MODULE
,
1537 static const struct mtk_phy_pdata tphy_v1_pdata
= {
1538 .avoid_rx_sen_degradation
= false,
1539 .version
= MTK_PHY_V1
,
1542 static const struct mtk_phy_pdata tphy_v2_pdata
= {
1543 .avoid_rx_sen_degradation
= false,
1544 .sw_efuse_supported
= true,
1545 .version
= MTK_PHY_V2
,
1548 static const struct mtk_phy_pdata tphy_v3_pdata
= {
1549 .sw_efuse_supported
= true,
1550 .version
= MTK_PHY_V3
,
1553 static const struct mtk_phy_pdata mt8173_pdata
= {
1554 .avoid_rx_sen_degradation
= true,
1555 .version
= MTK_PHY_V1
,
1558 static const struct mtk_phy_pdata mt8195_pdata
= {
1559 .sw_pll_48m_to_26m
= true,
1560 .sw_efuse_supported
= true,
1561 .version
= MTK_PHY_V3
,
1564 static const struct of_device_id mtk_tphy_id_table
[] = {
1565 { .compatible
= "mediatek,mt2701-u3phy", .data
= &tphy_v1_pdata
},
1566 { .compatible
= "mediatek,mt2712-u3phy", .data
= &tphy_v2_pdata
},
1567 { .compatible
= "mediatek,mt8173-u3phy", .data
= &mt8173_pdata
},
1568 { .compatible
= "mediatek,mt8195-tphy", .data
= &mt8195_pdata
},
1569 { .compatible
= "mediatek,generic-tphy-v1", .data
= &tphy_v1_pdata
},
1570 { .compatible
= "mediatek,generic-tphy-v2", .data
= &tphy_v2_pdata
},
1571 { .compatible
= "mediatek,generic-tphy-v3", .data
= &tphy_v3_pdata
},
1574 MODULE_DEVICE_TABLE(of
, mtk_tphy_id_table
);
1576 static int mtk_tphy_probe(struct platform_device
*pdev
)
1578 struct device
*dev
= &pdev
->dev
;
1579 struct device_node
*np
= dev
->of_node
;
1580 struct phy_provider
*provider
;
1581 struct resource
*sif_res
;
1582 struct mtk_tphy
*tphy
;
1583 struct resource res
;
1586 tphy
= devm_kzalloc(dev
, sizeof(*tphy
), GFP_KERNEL
);
1590 tphy
->pdata
= of_device_get_match_data(dev
);
1594 tphy
->nphys
= of_get_child_count(np
);
1595 tphy
->phys
= devm_kcalloc(dev
, tphy
->nphys
,
1596 sizeof(*tphy
->phys
), GFP_KERNEL
);
1601 platform_set_drvdata(pdev
, tphy
);
1603 sif_res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1604 /* SATA phy of V1 needn't it if not shared with PCIe or USB */
1605 if (sif_res
&& tphy
->pdata
->version
== MTK_PHY_V1
) {
1606 /* get banks shared by multiple phys */
1607 tphy
->sif_base
= devm_ioremap_resource(dev
, sif_res
);
1608 if (IS_ERR(tphy
->sif_base
)) {
1609 dev_err(dev
, "failed to remap sif regs\n");
1610 return PTR_ERR(tphy
->sif_base
);
1614 if (tphy
->pdata
->version
< MTK_PHY_V3
) {
1615 tphy
->src_ref_clk
= U3P_REF_CLK
;
1616 tphy
->src_coef
= U3P_SLEW_RATE_COEF
;
1617 /* update parameters of slew rate calibrate if exist */
1618 device_property_read_u32(dev
, "mediatek,src-ref-clk-mhz",
1619 &tphy
->src_ref_clk
);
1620 device_property_read_u32(dev
, "mediatek,src-coef",
1625 for_each_child_of_node_scoped(np
, child_np
) {
1626 struct mtk_phy_instance
*instance
;
1627 struct clk_bulk_data
*clks
;
1628 struct device
*subdev
;
1632 instance
= devm_kzalloc(dev
, sizeof(*instance
), GFP_KERNEL
);
1636 tphy
->phys
[port
] = instance
;
1638 phy
= devm_phy_create(dev
, child_np
, &mtk_tphy_ops
);
1640 dev_err(dev
, "failed to create phy\n");
1641 return PTR_ERR(phy
);
1645 retval
= of_address_to_resource(child_np
, 0, &res
);
1647 dev_err(subdev
, "failed to get address resource(id-%d)\n",
1652 instance
->port_base
= devm_ioremap_resource(subdev
, &res
);
1653 if (IS_ERR(instance
->port_base
))
1654 return PTR_ERR(instance
->port_base
);
1656 instance
->phy
= phy
;
1657 instance
->index
= port
;
1658 phy_set_drvdata(phy
, instance
);
1661 clks
= instance
->clks
;
1662 clks
[0].id
= "ref"; /* digital (& analog) clock */
1663 clks
[1].id
= "da_ref"; /* analog clock */
1664 retval
= devm_clk_bulk_get_optional(subdev
, TPHY_CLKS_CNT
, clks
);
1668 retval
= phy_type_syscon_get(instance
, child_np
);
1673 provider
= devm_of_phy_provider_register(dev
, mtk_phy_xlate
);
1675 return PTR_ERR_OR_ZERO(provider
);
1678 static struct platform_driver mtk_tphy_driver
= {
1679 .probe
= mtk_tphy_probe
,
1682 .of_match_table
= mtk_tphy_id_table
,
1686 module_platform_driver(mtk_tphy_driver
);
1688 MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
1689 MODULE_DESCRIPTION("MediaTek T-PHY driver");
1690 MODULE_LICENSE("GPL v2");