1 // SPDX-License-Identifier: GPL-2.0-only
3 * NAU88L24 ALSA SoC audio driver
5 * Copyright 2016 Nuvoton Technology Corp.
6 * Author: John Hsu <KCHSU0@nuvoton.com>
9 #include <linux/module.h>
10 #include <linux/delay.h>
11 #include <linux/dmi.h>
12 #include <linux/init.h>
13 #include <linux/i2c.h>
14 #include <linux/regmap.h>
15 #include <linux/slab.h>
16 #include <linux/clk.h>
17 #include <linux/acpi.h>
18 #include <linux/math64.h>
19 #include <linux/semaphore.h>
21 #include <sound/initval.h>
22 #include <sound/tlv.h>
23 #include <sound/core.h>
24 #include <sound/pcm.h>
25 #include <sound/pcm_params.h>
26 #include <sound/soc.h>
27 #include <sound/jack.h>
31 #define NAU8824_JD_ACTIVE_HIGH BIT(0)
32 #define NAU8824_MONO_SPEAKER BIT(1)
34 static int nau8824_quirk
;
35 static int quirk_override
= -1;
36 module_param_named(quirk
, quirk_override
, uint
, 0444);
37 MODULE_PARM_DESC(quirk
, "Board-specific quirk override");
39 static int nau8824_config_sysclk(struct nau8824
*nau8824
,
40 int clk_id
, unsigned int freq
);
41 static bool nau8824_is_jack_inserted(struct nau8824
*nau8824
);
43 /* the ADC threshold of headset */
44 #define DMIC_CLK 3072000
46 /* the ADC threshold of headset */
47 #define HEADSET_SARADC_THD 0x80
49 /* the parameter threshold of FLL */
50 #define NAU_FREF_MAX 13500000
51 #define NAU_FVCO_MAX 100000000
52 #define NAU_FVCO_MIN 90000000
54 /* scaling for mclk from sysclk_src output */
55 static const struct nau8824_fll_attr mclk_src_scaling
[] = {
68 /* ratio for input clk freq */
69 static const struct nau8824_fll_attr fll_ratio
[] = {
79 static const struct nau8824_fll_attr fll_pre_scalar
[] = {
86 /* the maximum frequency of CLK_ADC and CLK_DAC */
87 #define CLK_DA_AD_MAX 6144000
89 /* over sampling rate */
90 static const struct nau8824_osr_attr osr_dac_sel
[] = {
91 { 64, 2 }, /* OSR 64, SRC 1/4 */
92 { 256, 0 }, /* OSR 256, SRC 1 */
93 { 128, 1 }, /* OSR 128, SRC 1/2 */
95 { 32, 3 }, /* OSR 32, SRC 1/8 */
98 static const struct nau8824_osr_attr osr_adc_sel
[] = {
99 { 32, 3 }, /* OSR 32, SRC 1/8 */
100 { 64, 2 }, /* OSR 64, SRC 1/4 */
101 { 128, 1 }, /* OSR 128, SRC 1/2 */
102 { 256, 0 }, /* OSR 256, SRC 1 */
105 static const struct reg_default nau8824_reg_defaults
[] = {
106 { NAU8824_REG_ENA_CTRL
, 0x0000 },
107 { NAU8824_REG_CLK_GATING_ENA
, 0x0000 },
108 { NAU8824_REG_CLK_DIVIDER
, 0x0000 },
109 { NAU8824_REG_FLL1
, 0x0000 },
110 { NAU8824_REG_FLL2
, 0x3126 },
111 { NAU8824_REG_FLL3
, 0x0008 },
112 { NAU8824_REG_FLL4
, 0x0010 },
113 { NAU8824_REG_FLL5
, 0xC000 },
114 { NAU8824_REG_FLL6
, 0x6000 },
115 { NAU8824_REG_FLL_VCO_RSV
, 0xF13C },
116 { NAU8824_REG_JACK_DET_CTRL
, 0x0000 },
117 { NAU8824_REG_INTERRUPT_SETTING_1
, 0x0000 },
118 { NAU8824_REG_IRQ
, 0x0000 },
119 { NAU8824_REG_CLEAR_INT_REG
, 0x0000 },
120 { NAU8824_REG_INTERRUPT_SETTING
, 0x1000 },
121 { NAU8824_REG_SAR_ADC
, 0x0015 },
122 { NAU8824_REG_VDET_COEFFICIENT
, 0x0110 },
123 { NAU8824_REG_VDET_THRESHOLD_1
, 0x0000 },
124 { NAU8824_REG_VDET_THRESHOLD_2
, 0x0000 },
125 { NAU8824_REG_VDET_THRESHOLD_3
, 0x0000 },
126 { NAU8824_REG_VDET_THRESHOLD_4
, 0x0000 },
127 { NAU8824_REG_GPIO_SEL
, 0x0000 },
128 { NAU8824_REG_PORT0_I2S_PCM_CTRL_1
, 0x000B },
129 { NAU8824_REG_PORT0_I2S_PCM_CTRL_2
, 0x0010 },
130 { NAU8824_REG_PORT0_LEFT_TIME_SLOT
, 0x0000 },
131 { NAU8824_REG_PORT0_RIGHT_TIME_SLOT
, 0x0000 },
132 { NAU8824_REG_TDM_CTRL
, 0x0000 },
133 { NAU8824_REG_ADC_HPF_FILTER
, 0x0000 },
134 { NAU8824_REG_ADC_FILTER_CTRL
, 0x0002 },
135 { NAU8824_REG_DAC_FILTER_CTRL_1
, 0x0000 },
136 { NAU8824_REG_DAC_FILTER_CTRL_2
, 0x0000 },
137 { NAU8824_REG_NOTCH_FILTER_1
, 0x0000 },
138 { NAU8824_REG_NOTCH_FILTER_2
, 0x0000 },
139 { NAU8824_REG_EQ1_LOW
, 0x112C },
140 { NAU8824_REG_EQ2_EQ3
, 0x2C2C },
141 { NAU8824_REG_EQ4_EQ5
, 0x2C2C },
142 { NAU8824_REG_ADC_CH0_DGAIN_CTRL
, 0x0100 },
143 { NAU8824_REG_ADC_CH1_DGAIN_CTRL
, 0x0100 },
144 { NAU8824_REG_ADC_CH2_DGAIN_CTRL
, 0x0100 },
145 { NAU8824_REG_ADC_CH3_DGAIN_CTRL
, 0x0100 },
146 { NAU8824_REG_DAC_MUTE_CTRL
, 0x0000 },
147 { NAU8824_REG_DAC_CH0_DGAIN_CTRL
, 0x0100 },
148 { NAU8824_REG_DAC_CH1_DGAIN_CTRL
, 0x0100 },
149 { NAU8824_REG_ADC_TO_DAC_ST
, 0x0000 },
150 { NAU8824_REG_DRC_KNEE_IP12_ADC_CH01
, 0x1486 },
151 { NAU8824_REG_DRC_KNEE_IP34_ADC_CH01
, 0x0F12 },
152 { NAU8824_REG_DRC_SLOPE_ADC_CH01
, 0x25FF },
153 { NAU8824_REG_DRC_ATKDCY_ADC_CH01
, 0x3457 },
154 { NAU8824_REG_DRC_KNEE_IP12_ADC_CH23
, 0x1486 },
155 { NAU8824_REG_DRC_KNEE_IP34_ADC_CH23
, 0x0F12 },
156 { NAU8824_REG_DRC_SLOPE_ADC_CH23
, 0x25FF },
157 { NAU8824_REG_DRC_ATKDCY_ADC_CH23
, 0x3457 },
158 { NAU8824_REG_DRC_GAINL_ADC0
, 0x0200 },
159 { NAU8824_REG_DRC_GAINL_ADC1
, 0x0200 },
160 { NAU8824_REG_DRC_GAINL_ADC2
, 0x0200 },
161 { NAU8824_REG_DRC_GAINL_ADC3
, 0x0200 },
162 { NAU8824_REG_DRC_KNEE_IP12_DAC
, 0x1486 },
163 { NAU8824_REG_DRC_KNEE_IP34_DAC
, 0x0F12 },
164 { NAU8824_REG_DRC_SLOPE_DAC
, 0x25F9 },
165 { NAU8824_REG_DRC_ATKDCY_DAC
, 0x3457 },
166 { NAU8824_REG_DRC_GAIN_DAC_CH0
, 0x0200 },
167 { NAU8824_REG_DRC_GAIN_DAC_CH1
, 0x0200 },
168 { NAU8824_REG_MODE
, 0x0000 },
169 { NAU8824_REG_MODE1
, 0x0000 },
170 { NAU8824_REG_MODE2
, 0x0000 },
171 { NAU8824_REG_CLASSG
, 0x0000 },
172 { NAU8824_REG_OTP_EFUSE
, 0x0000 },
173 { NAU8824_REG_OTPDOUT_1
, 0x0000 },
174 { NAU8824_REG_OTPDOUT_2
, 0x0000 },
175 { NAU8824_REG_MISC_CTRL
, 0x0000 },
176 { NAU8824_REG_I2C_TIMEOUT
, 0xEFFF },
177 { NAU8824_REG_TEST_MODE
, 0x0000 },
178 { NAU8824_REG_I2C_DEVICE_ID
, 0x1AF1 },
179 { NAU8824_REG_SAR_ADC_DATA_OUT
, 0x00FF },
180 { NAU8824_REG_BIAS_ADJ
, 0x0000 },
181 { NAU8824_REG_PGA_GAIN
, 0x0000 },
182 { NAU8824_REG_TRIM_SETTINGS
, 0x0000 },
183 { NAU8824_REG_ANALOG_CONTROL_1
, 0x0000 },
184 { NAU8824_REG_ANALOG_CONTROL_2
, 0x0000 },
185 { NAU8824_REG_ENABLE_LO
, 0x0000 },
186 { NAU8824_REG_GAIN_LO
, 0x0000 },
187 { NAU8824_REG_CLASSD_GAIN_1
, 0x0000 },
188 { NAU8824_REG_CLASSD_GAIN_2
, 0x0000 },
189 { NAU8824_REG_ANALOG_ADC_1
, 0x0011 },
190 { NAU8824_REG_ANALOG_ADC_2
, 0x0020 },
191 { NAU8824_REG_RDAC
, 0x0008 },
192 { NAU8824_REG_MIC_BIAS
, 0x0006 },
193 { NAU8824_REG_HS_VOLUME_CONTROL
, 0x0000 },
194 { NAU8824_REG_BOOST
, 0x0000 },
195 { NAU8824_REG_FEPGA
, 0x0000 },
196 { NAU8824_REG_FEPGA_II
, 0x0000 },
197 { NAU8824_REG_FEPGA_SE
, 0x0000 },
198 { NAU8824_REG_FEPGA_ATTENUATION
, 0x0000 },
199 { NAU8824_REG_ATT_PORT0
, 0x0000 },
200 { NAU8824_REG_ATT_PORT1
, 0x0000 },
201 { NAU8824_REG_POWER_UP_CONTROL
, 0x0000 },
202 { NAU8824_REG_CHARGE_PUMP_CONTROL
, 0x0300 },
203 { NAU8824_REG_CHARGE_PUMP_INPUT
, 0x0013 },
206 static int nau8824_sema_acquire(struct nau8824
*nau8824
, long timeout
)
211 ret
= down_timeout(&nau8824
->jd_sem
, timeout
);
213 dev_warn(nau8824
->dev
, "Acquire semaphore timeout\n");
215 ret
= down_interruptible(&nau8824
->jd_sem
);
217 dev_warn(nau8824
->dev
, "Acquire semaphore fail\n");
223 static inline void nau8824_sema_release(struct nau8824
*nau8824
)
225 up(&nau8824
->jd_sem
);
228 static bool nau8824_readable_reg(struct device
*dev
, unsigned int reg
)
231 case NAU8824_REG_ENA_CTRL
... NAU8824_REG_FLL_VCO_RSV
:
232 case NAU8824_REG_JACK_DET_CTRL
:
233 case NAU8824_REG_INTERRUPT_SETTING_1
:
234 case NAU8824_REG_IRQ
:
235 case NAU8824_REG_CLEAR_INT_REG
... NAU8824_REG_VDET_THRESHOLD_4
:
236 case NAU8824_REG_GPIO_SEL
:
237 case NAU8824_REG_PORT0_I2S_PCM_CTRL_1
... NAU8824_REG_TDM_CTRL
:
238 case NAU8824_REG_ADC_HPF_FILTER
... NAU8824_REG_EQ4_EQ5
:
239 case NAU8824_REG_ADC_CH0_DGAIN_CTRL
... NAU8824_REG_ADC_TO_DAC_ST
:
240 case NAU8824_REG_DRC_KNEE_IP12_ADC_CH01
... NAU8824_REG_DRC_GAINL_ADC3
:
241 case NAU8824_REG_DRC_KNEE_IP12_DAC
... NAU8824_REG_DRC_GAIN_DAC_CH1
:
242 case NAU8824_REG_CLASSG
... NAU8824_REG_OTP_EFUSE
:
243 case NAU8824_REG_OTPDOUT_1
... NAU8824_REG_OTPDOUT_2
:
244 case NAU8824_REG_I2C_TIMEOUT
:
245 case NAU8824_REG_I2C_DEVICE_ID
... NAU8824_REG_SAR_ADC_DATA_OUT
:
246 case NAU8824_REG_BIAS_ADJ
... NAU8824_REG_CLASSD_GAIN_2
:
247 case NAU8824_REG_ANALOG_ADC_1
... NAU8824_REG_ATT_PORT1
:
248 case NAU8824_REG_POWER_UP_CONTROL
... NAU8824_REG_CHARGE_PUMP_INPUT
:
256 static bool nau8824_writeable_reg(struct device
*dev
, unsigned int reg
)
259 case NAU8824_REG_RESET
... NAU8824_REG_FLL_VCO_RSV
:
260 case NAU8824_REG_JACK_DET_CTRL
:
261 case NAU8824_REG_INTERRUPT_SETTING_1
:
262 case NAU8824_REG_CLEAR_INT_REG
... NAU8824_REG_VDET_THRESHOLD_4
:
263 case NAU8824_REG_GPIO_SEL
:
264 case NAU8824_REG_PORT0_I2S_PCM_CTRL_1
... NAU8824_REG_TDM_CTRL
:
265 case NAU8824_REG_ADC_HPF_FILTER
... NAU8824_REG_EQ4_EQ5
:
266 case NAU8824_REG_ADC_CH0_DGAIN_CTRL
... NAU8824_REG_ADC_TO_DAC_ST
:
267 case NAU8824_REG_DRC_KNEE_IP12_ADC_CH01
:
268 case NAU8824_REG_DRC_KNEE_IP34_ADC_CH01
:
269 case NAU8824_REG_DRC_SLOPE_ADC_CH01
:
270 case NAU8824_REG_DRC_ATKDCY_ADC_CH01
:
271 case NAU8824_REG_DRC_KNEE_IP12_ADC_CH23
:
272 case NAU8824_REG_DRC_KNEE_IP34_ADC_CH23
:
273 case NAU8824_REG_DRC_SLOPE_ADC_CH23
:
274 case NAU8824_REG_DRC_ATKDCY_ADC_CH23
:
275 case NAU8824_REG_DRC_KNEE_IP12_DAC
... NAU8824_REG_DRC_ATKDCY_DAC
:
276 case NAU8824_REG_CLASSG
... NAU8824_REG_OTP_EFUSE
:
277 case NAU8824_REG_I2C_TIMEOUT
:
278 case NAU8824_REG_BIAS_ADJ
... NAU8824_REG_CLASSD_GAIN_2
:
279 case NAU8824_REG_ANALOG_ADC_1
... NAU8824_REG_ATT_PORT1
:
280 case NAU8824_REG_POWER_UP_CONTROL
... NAU8824_REG_CHARGE_PUMP_CONTROL
:
287 static bool nau8824_volatile_reg(struct device
*dev
, unsigned int reg
)
290 case NAU8824_REG_RESET
:
291 case NAU8824_REG_IRQ
... NAU8824_REG_CLEAR_INT_REG
:
292 case NAU8824_REG_DRC_GAINL_ADC0
... NAU8824_REG_DRC_GAINL_ADC3
:
293 case NAU8824_REG_DRC_GAIN_DAC_CH0
... NAU8824_REG_DRC_GAIN_DAC_CH1
:
294 case NAU8824_REG_OTPDOUT_1
... NAU8824_REG_OTPDOUT_2
:
295 case NAU8824_REG_I2C_DEVICE_ID
... NAU8824_REG_SAR_ADC_DATA_OUT
:
296 case NAU8824_REG_CHARGE_PUMP_INPUT
:
303 static const char * const nau8824_companding
[] = {
304 "Off", "NC", "u-law", "A-law" };
306 static const struct soc_enum nau8824_companding_adc_enum
=
307 SOC_ENUM_SINGLE(NAU8824_REG_PORT0_I2S_PCM_CTRL_1
, 12,
308 ARRAY_SIZE(nau8824_companding
), nau8824_companding
);
310 static const struct soc_enum nau8824_companding_dac_enum
=
311 SOC_ENUM_SINGLE(NAU8824_REG_PORT0_I2S_PCM_CTRL_1
, 14,
312 ARRAY_SIZE(nau8824_companding
), nau8824_companding
);
314 static const char * const nau8824_adc_decimation
[] = {
315 "32", "64", "128", "256" };
317 static const struct soc_enum nau8824_adc_decimation_enum
=
318 SOC_ENUM_SINGLE(NAU8824_REG_ADC_FILTER_CTRL
, 0,
319 ARRAY_SIZE(nau8824_adc_decimation
), nau8824_adc_decimation
);
321 static const char * const nau8824_dac_oversampl
[] = {
322 "64", "256", "128", "", "32" };
324 static const struct soc_enum nau8824_dac_oversampl_enum
=
325 SOC_ENUM_SINGLE(NAU8824_REG_DAC_FILTER_CTRL_1
, 0,
326 ARRAY_SIZE(nau8824_dac_oversampl
), nau8824_dac_oversampl
);
328 static const char * const nau8824_input_channel
[] = {
329 "Input CH0", "Input CH1", "Input CH2", "Input CH3" };
331 static const struct soc_enum nau8824_adc_ch0_enum
=
332 SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH0_DGAIN_CTRL
, 9,
333 ARRAY_SIZE(nau8824_input_channel
), nau8824_input_channel
);
335 static const struct soc_enum nau8824_adc_ch1_enum
=
336 SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH1_DGAIN_CTRL
, 9,
337 ARRAY_SIZE(nau8824_input_channel
), nau8824_input_channel
);
339 static const struct soc_enum nau8824_adc_ch2_enum
=
340 SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH2_DGAIN_CTRL
, 9,
341 ARRAY_SIZE(nau8824_input_channel
), nau8824_input_channel
);
343 static const struct soc_enum nau8824_adc_ch3_enum
=
344 SOC_ENUM_SINGLE(NAU8824_REG_ADC_CH3_DGAIN_CTRL
, 9,
345 ARRAY_SIZE(nau8824_input_channel
), nau8824_input_channel
);
347 static const char * const nau8824_tdm_slot
[] = {
348 "Slot 0", "Slot 1", "Slot 2", "Slot 3" };
350 static const struct soc_enum nau8824_dac_left_sel_enum
=
351 SOC_ENUM_SINGLE(NAU8824_REG_TDM_CTRL
, 6,
352 ARRAY_SIZE(nau8824_tdm_slot
), nau8824_tdm_slot
);
354 static const struct soc_enum nau8824_dac_right_sel_enum
=
355 SOC_ENUM_SINGLE(NAU8824_REG_TDM_CTRL
, 4,
356 ARRAY_SIZE(nau8824_tdm_slot
), nau8824_tdm_slot
);
358 static const DECLARE_TLV_DB_MINMAX_MUTE(spk_vol_tlv
, 0, 2400);
359 static const DECLARE_TLV_DB_MINMAX(hp_vol_tlv
, -3000, 0);
360 static const DECLARE_TLV_DB_SCALE(mic_vol_tlv
, 0, 200, 0);
361 static const DECLARE_TLV_DB_SCALE(dmic_vol_tlv
, -12800, 50, 0);
363 static const struct snd_kcontrol_new nau8824_snd_controls
[] = {
364 SOC_ENUM("ADC Companding", nau8824_companding_adc_enum
),
365 SOC_ENUM("DAC Companding", nau8824_companding_dac_enum
),
367 SOC_ENUM("ADC Decimation Rate", nau8824_adc_decimation_enum
),
368 SOC_ENUM("DAC Oversampling Rate", nau8824_dac_oversampl_enum
),
370 SOC_SINGLE_TLV("Speaker Right DACR Volume",
371 NAU8824_REG_CLASSD_GAIN_1
, 8, 0x1f, 0, spk_vol_tlv
),
372 SOC_SINGLE_TLV("Speaker Left DACL Volume",
373 NAU8824_REG_CLASSD_GAIN_2
, 0, 0x1f, 0, spk_vol_tlv
),
374 SOC_SINGLE_TLV("Speaker Left DACR Volume",
375 NAU8824_REG_CLASSD_GAIN_1
, 0, 0x1f, 0, spk_vol_tlv
),
376 SOC_SINGLE_TLV("Speaker Right DACL Volume",
377 NAU8824_REG_CLASSD_GAIN_2
, 8, 0x1f, 0, spk_vol_tlv
),
379 SOC_SINGLE_TLV("Headphone Right DACR Volume",
380 NAU8824_REG_ATT_PORT0
, 8, 0x1f, 0, hp_vol_tlv
),
381 SOC_SINGLE_TLV("Headphone Left DACL Volume",
382 NAU8824_REG_ATT_PORT0
, 0, 0x1f, 0, hp_vol_tlv
),
383 SOC_SINGLE_TLV("Headphone Right DACL Volume",
384 NAU8824_REG_ATT_PORT1
, 8, 0x1f, 0, hp_vol_tlv
),
385 SOC_SINGLE_TLV("Headphone Left DACR Volume",
386 NAU8824_REG_ATT_PORT1
, 0, 0x1f, 0, hp_vol_tlv
),
388 SOC_SINGLE_TLV("MIC1 Volume", NAU8824_REG_FEPGA_II
,
389 NAU8824_FEPGA_GAINL_SFT
, 0x12, 0, mic_vol_tlv
),
390 SOC_SINGLE_TLV("MIC2 Volume", NAU8824_REG_FEPGA_II
,
391 NAU8824_FEPGA_GAINR_SFT
, 0x12, 0, mic_vol_tlv
),
393 SOC_SINGLE_TLV("DMIC1 Volume", NAU8824_REG_ADC_CH0_DGAIN_CTRL
,
394 0, 0x164, 0, dmic_vol_tlv
),
395 SOC_SINGLE_TLV("DMIC2 Volume", NAU8824_REG_ADC_CH1_DGAIN_CTRL
,
396 0, 0x164, 0, dmic_vol_tlv
),
397 SOC_SINGLE_TLV("DMIC3 Volume", NAU8824_REG_ADC_CH2_DGAIN_CTRL
,
398 0, 0x164, 0, dmic_vol_tlv
),
399 SOC_SINGLE_TLV("DMIC4 Volume", NAU8824_REG_ADC_CH3_DGAIN_CTRL
,
400 0, 0x164, 0, dmic_vol_tlv
),
402 SOC_ENUM("ADC CH0 Select", nau8824_adc_ch0_enum
),
403 SOC_ENUM("ADC CH1 Select", nau8824_adc_ch1_enum
),
404 SOC_ENUM("ADC CH2 Select", nau8824_adc_ch2_enum
),
405 SOC_ENUM("ADC CH3 Select", nau8824_adc_ch3_enum
),
407 SOC_SINGLE("ADC CH0 TX Switch", NAU8824_REG_TDM_CTRL
, 0, 1, 0),
408 SOC_SINGLE("ADC CH1 TX Switch", NAU8824_REG_TDM_CTRL
, 1, 1, 0),
409 SOC_SINGLE("ADC CH2 TX Switch", NAU8824_REG_TDM_CTRL
, 2, 1, 0),
410 SOC_SINGLE("ADC CH3 TX Switch", NAU8824_REG_TDM_CTRL
, 3, 1, 0),
412 SOC_ENUM("DACL Channel Source", nau8824_dac_left_sel_enum
),
413 SOC_ENUM("DACR Channel Source", nau8824_dac_right_sel_enum
),
415 SOC_SINGLE("DACL LR Mix", NAU8824_REG_DAC_MUTE_CTRL
, 0, 1, 0),
416 SOC_SINGLE("DACR LR Mix", NAU8824_REG_DAC_MUTE_CTRL
, 1, 1, 0),
418 SOC_SINGLE("THD for key media",
419 NAU8824_REG_VDET_THRESHOLD_1
, 8, 0xff, 0),
420 SOC_SINGLE("THD for key voice command",
421 NAU8824_REG_VDET_THRESHOLD_1
, 0, 0xff, 0),
422 SOC_SINGLE("THD for key volume up",
423 NAU8824_REG_VDET_THRESHOLD_2
, 8, 0xff, 0),
424 SOC_SINGLE("THD for key volume down",
425 NAU8824_REG_VDET_THRESHOLD_2
, 0, 0xff, 0),
428 static int nau8824_output_dac_event(struct snd_soc_dapm_widget
*w
,
429 struct snd_kcontrol
*kcontrol
, int event
)
431 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
432 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
435 case SND_SOC_DAPM_PRE_PMU
:
436 /* Disables the TESTDAC to let DAC signal pass through. */
437 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_ENABLE_LO
,
438 NAU8824_TEST_DAC_EN
, 0);
440 case SND_SOC_DAPM_POST_PMD
:
441 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_ENABLE_LO
,
442 NAU8824_TEST_DAC_EN
, NAU8824_TEST_DAC_EN
);
451 static int nau8824_spk_event(struct snd_soc_dapm_widget
*w
,
452 struct snd_kcontrol
*kcontrol
, int event
)
454 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
455 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
458 case SND_SOC_DAPM_PRE_PMU
:
459 regmap_update_bits(nau8824
->regmap
,
460 NAU8824_REG_ANALOG_CONTROL_2
,
461 NAU8824_CLASSD_CLAMP_DIS
, NAU8824_CLASSD_CLAMP_DIS
);
463 case SND_SOC_DAPM_POST_PMD
:
464 regmap_update_bits(nau8824
->regmap
,
465 NAU8824_REG_ANALOG_CONTROL_2
,
466 NAU8824_CLASSD_CLAMP_DIS
, 0);
475 static int nau8824_pump_event(struct snd_soc_dapm_widget
*w
,
476 struct snd_kcontrol
*kcontrol
, int event
)
478 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
479 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
482 case SND_SOC_DAPM_POST_PMU
:
483 /* Prevent startup click by letting charge pump to ramp up */
485 regmap_update_bits(nau8824
->regmap
,
486 NAU8824_REG_CHARGE_PUMP_CONTROL
,
487 NAU8824_JAMNODCLOW
, NAU8824_JAMNODCLOW
);
489 case SND_SOC_DAPM_PRE_PMD
:
490 regmap_update_bits(nau8824
->regmap
,
491 NAU8824_REG_CHARGE_PUMP_CONTROL
,
492 NAU8824_JAMNODCLOW
, 0);
501 static int system_clock_control(struct snd_soc_dapm_widget
*w
,
502 struct snd_kcontrol
*k
, int event
)
504 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
505 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
506 struct regmap
*regmap
= nau8824
->regmap
;
511 if (SND_SOC_DAPM_EVENT_OFF(event
)) {
512 dev_dbg(nau8824
->dev
, "system clock control : POWER OFF\n");
513 /* Set clock source to disable or internal clock before the
514 * playback or capture end. Codec needs clock for Jack
515 * detection and button press if jack inserted; otherwise,
516 * the clock should be closed.
518 if (nau8824_is_jack_inserted(nau8824
)) {
519 nau8824_config_sysclk(nau8824
,
520 NAU8824_CLK_INTERNAL
, 0);
522 nau8824_config_sysclk(nau8824
, NAU8824_CLK_DIS
, 0);
525 clk_disable_unprepare(nau8824
->mclk
);
527 dev_dbg(nau8824
->dev
, "system clock control : POWER ON\n");
529 ret
= clk_prepare_enable(nau8824
->mclk
);
533 /* Check the clock source setting is proper or not
534 * no matter the source is from FLL or MCLK.
536 regmap_read(regmap
, NAU8824_REG_FLL1
, &value
);
537 clk_fll
= value
& NAU8824_FLL_RATIO_MASK
;
538 /* It's error to use internal clock when playback */
539 regmap_read(regmap
, NAU8824_REG_FLL6
, &value
);
540 error
= value
& NAU8824_DCO_EN
;
542 /* Check error depending on source is FLL or MCLK. */
543 regmap_read(regmap
, NAU8824_REG_CLK_DIVIDER
, &value
);
545 error
= !(value
& NAU8824_CLK_SRC_VCO
);
547 error
= value
& NAU8824_CLK_SRC_VCO
;
549 /* Recover the clock source setting if error. */
552 regmap_update_bits(regmap
,
553 NAU8824_REG_FLL6
, NAU8824_DCO_EN
, 0);
554 regmap_update_bits(regmap
,
555 NAU8824_REG_CLK_DIVIDER
,
556 NAU8824_CLK_SRC_MASK
,
557 NAU8824_CLK_SRC_VCO
);
559 nau8824_config_sysclk(nau8824
,
560 NAU8824_CLK_MCLK
, 0);
568 static int dmic_clock_control(struct snd_soc_dapm_widget
*w
,
569 struct snd_kcontrol
*k
, int event
)
571 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
572 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
576 freq
= clk_get_rate(nau8824
->mclk
);
578 freq
= nau8824
->fs
* 256;
580 /* The DMIC clock is gotten from system clock (256fs) divided by
581 * DMIC_SRC (1, 2, 4, 8, 16, 32). The clock has to be equal or
582 * less than 3.072 MHz.
584 for (src
= 0; src
< 5; src
++) {
585 if (freq
/ (0x1 << src
) <= DMIC_CLK
)
588 dev_dbg(nau8824
->dev
, "dmic src %d for mclk %d\n", src
, freq
);
589 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_CLK_DIVIDER
,
590 NAU8824_CLK_DMIC_SRC_MASK
, (src
<< NAU8824_CLK_DMIC_SRC_SFT
));
595 static const struct snd_kcontrol_new nau8824_adc_ch0_dmic
=
596 SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL
,
597 NAU8824_ADC_CH0_DMIC_SFT
, 1, 0);
599 static const struct snd_kcontrol_new nau8824_adc_ch1_dmic
=
600 SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL
,
601 NAU8824_ADC_CH1_DMIC_SFT
, 1, 0);
603 static const struct snd_kcontrol_new nau8824_adc_ch2_dmic
=
604 SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL
,
605 NAU8824_ADC_CH2_DMIC_SFT
, 1, 0);
607 static const struct snd_kcontrol_new nau8824_adc_ch3_dmic
=
608 SOC_DAPM_SINGLE("Switch", NAU8824_REG_ENA_CTRL
,
609 NAU8824_ADC_CH3_DMIC_SFT
, 1, 0);
611 static const struct snd_kcontrol_new nau8824_adc_left_mixer
[] = {
612 SOC_DAPM_SINGLE("MIC Switch", NAU8824_REG_FEPGA
,
613 NAU8824_FEPGA_MODEL_MIC1_SFT
, 1, 0),
614 SOC_DAPM_SINGLE("HSMIC Switch", NAU8824_REG_FEPGA
,
615 NAU8824_FEPGA_MODEL_HSMIC_SFT
, 1, 0),
618 static const struct snd_kcontrol_new nau8824_adc_right_mixer
[] = {
619 SOC_DAPM_SINGLE("MIC Switch", NAU8824_REG_FEPGA
,
620 NAU8824_FEPGA_MODER_MIC2_SFT
, 1, 0),
621 SOC_DAPM_SINGLE("HSMIC Switch", NAU8824_REG_FEPGA
,
622 NAU8824_FEPGA_MODER_HSMIC_SFT
, 1, 0),
625 static const struct snd_kcontrol_new nau8824_hp_left_mixer
[] = {
626 SOC_DAPM_SINGLE("DAC Right Switch", NAU8824_REG_ENABLE_LO
,
627 NAU8824_DACR_HPL_EN_SFT
, 1, 0),
628 SOC_DAPM_SINGLE("DAC Left Switch", NAU8824_REG_ENABLE_LO
,
629 NAU8824_DACL_HPL_EN_SFT
, 1, 0),
632 static const struct snd_kcontrol_new nau8824_hp_right_mixer
[] = {
633 SOC_DAPM_SINGLE("DAC Left Switch", NAU8824_REG_ENABLE_LO
,
634 NAU8824_DACL_HPR_EN_SFT
, 1, 0),
635 SOC_DAPM_SINGLE("DAC Right Switch", NAU8824_REG_ENABLE_LO
,
636 NAU8824_DACR_HPR_EN_SFT
, 1, 0),
639 static const char * const nau8824_dac_src
[] = { "DACL", "DACR" };
641 static SOC_ENUM_SINGLE_DECL(
642 nau8824_dacl_enum
, NAU8824_REG_DAC_CH0_DGAIN_CTRL
,
643 NAU8824_DAC_CH0_SEL_SFT
, nau8824_dac_src
);
645 static SOC_ENUM_SINGLE_DECL(
646 nau8824_dacr_enum
, NAU8824_REG_DAC_CH1_DGAIN_CTRL
,
647 NAU8824_DAC_CH1_SEL_SFT
, nau8824_dac_src
);
649 static const struct snd_kcontrol_new nau8824_dacl_mux
=
650 SOC_DAPM_ENUM("DACL Source", nau8824_dacl_enum
);
652 static const struct snd_kcontrol_new nau8824_dacr_mux
=
653 SOC_DAPM_ENUM("DACR Source", nau8824_dacr_enum
);
656 static const struct snd_soc_dapm_widget nau8824_dapm_widgets
[] = {
657 SND_SOC_DAPM_SUPPLY("System Clock", SND_SOC_NOPM
, 0, 0,
658 system_clock_control
, SND_SOC_DAPM_POST_PMD
|
659 SND_SOC_DAPM_POST_PMU
),
661 SND_SOC_DAPM_INPUT("HSMIC1"),
662 SND_SOC_DAPM_INPUT("HSMIC2"),
663 SND_SOC_DAPM_INPUT("MIC1"),
664 SND_SOC_DAPM_INPUT("MIC2"),
665 SND_SOC_DAPM_INPUT("DMIC1"),
666 SND_SOC_DAPM_INPUT("DMIC2"),
667 SND_SOC_DAPM_INPUT("DMIC3"),
668 SND_SOC_DAPM_INPUT("DMIC4"),
670 SND_SOC_DAPM_SUPPLY("SAR", NAU8824_REG_SAR_ADC
,
671 NAU8824_SAR_ADC_EN_SFT
, 0, NULL
, 0),
672 SND_SOC_DAPM_SUPPLY("MICBIAS", NAU8824_REG_MIC_BIAS
,
673 NAU8824_MICBIAS_POWERUP_SFT
, 0, NULL
, 0),
674 SND_SOC_DAPM_SUPPLY("DMIC12 Power", NAU8824_REG_BIAS_ADJ
,
675 NAU8824_DMIC1_EN_SFT
, 0, NULL
, 0),
676 SND_SOC_DAPM_SUPPLY("DMIC34 Power", NAU8824_REG_BIAS_ADJ
,
677 NAU8824_DMIC2_EN_SFT
, 0, NULL
, 0),
678 SND_SOC_DAPM_SUPPLY("DMIC Clock", SND_SOC_NOPM
, 0, 0,
679 dmic_clock_control
, SND_SOC_DAPM_POST_PMU
),
681 SND_SOC_DAPM_SWITCH("DMIC1 Enable", SND_SOC_NOPM
,
682 0, 0, &nau8824_adc_ch0_dmic
),
683 SND_SOC_DAPM_SWITCH("DMIC2 Enable", SND_SOC_NOPM
,
684 0, 0, &nau8824_adc_ch1_dmic
),
685 SND_SOC_DAPM_SWITCH("DMIC3 Enable", SND_SOC_NOPM
,
686 0, 0, &nau8824_adc_ch2_dmic
),
687 SND_SOC_DAPM_SWITCH("DMIC4 Enable", SND_SOC_NOPM
,
688 0, 0, &nau8824_adc_ch3_dmic
),
690 SND_SOC_DAPM_MIXER("Left ADC", NAU8824_REG_POWER_UP_CONTROL
,
691 12, 0, nau8824_adc_left_mixer
,
692 ARRAY_SIZE(nau8824_adc_left_mixer
)),
693 SND_SOC_DAPM_MIXER("Right ADC", NAU8824_REG_POWER_UP_CONTROL
,
694 13, 0, nau8824_adc_right_mixer
,
695 ARRAY_SIZE(nau8824_adc_right_mixer
)),
697 SND_SOC_DAPM_ADC("ADCL", NULL
, NAU8824_REG_ANALOG_ADC_2
,
698 NAU8824_ADCL_EN_SFT
, 0),
699 SND_SOC_DAPM_ADC("ADCR", NULL
, NAU8824_REG_ANALOG_ADC_2
,
700 NAU8824_ADCR_EN_SFT
, 0),
702 SND_SOC_DAPM_AIF_OUT("AIFTX", "Capture", 0, SND_SOC_NOPM
, 0, 0),
703 SND_SOC_DAPM_AIF_IN("AIFRX", "Playback", 0, SND_SOC_NOPM
, 0, 0),
705 SND_SOC_DAPM_DAC("DACL", NULL
, NAU8824_REG_RDAC
,
706 NAU8824_DACL_EN_SFT
, 0),
707 SND_SOC_DAPM_SUPPLY("DACL Clock", NAU8824_REG_RDAC
,
708 NAU8824_DACL_CLK_SFT
, 0, NULL
, 0),
709 SND_SOC_DAPM_DAC("DACR", NULL
, NAU8824_REG_RDAC
,
710 NAU8824_DACR_EN_SFT
, 0),
711 SND_SOC_DAPM_SUPPLY("DACR Clock", NAU8824_REG_RDAC
,
712 NAU8824_DACR_CLK_SFT
, 0, NULL
, 0),
714 SND_SOC_DAPM_MUX("DACL Mux", SND_SOC_NOPM
, 0, 0, &nau8824_dacl_mux
),
715 SND_SOC_DAPM_MUX("DACR Mux", SND_SOC_NOPM
, 0, 0, &nau8824_dacr_mux
),
717 SND_SOC_DAPM_PGA_S("Output DACL", 0, NAU8824_REG_CHARGE_PUMP_CONTROL
,
718 8, 1, nau8824_output_dac_event
,
719 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
720 SND_SOC_DAPM_PGA_S("Output DACR", 0, NAU8824_REG_CHARGE_PUMP_CONTROL
,
721 9, 1, nau8824_output_dac_event
,
722 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
724 SND_SOC_DAPM_PGA_S("ClassD", 0, NAU8824_REG_CLASSD_GAIN_1
,
725 NAU8824_CLASSD_EN_SFT
, 0, nau8824_spk_event
,
726 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
728 SND_SOC_DAPM_MIXER("Left Headphone", NAU8824_REG_CLASSG
,
729 NAU8824_CLASSG_LDAC_EN_SFT
, 0, nau8824_hp_left_mixer
,
730 ARRAY_SIZE(nau8824_hp_left_mixer
)),
731 SND_SOC_DAPM_MIXER("Right Headphone", NAU8824_REG_CLASSG
,
732 NAU8824_CLASSG_RDAC_EN_SFT
, 0, nau8824_hp_right_mixer
,
733 ARRAY_SIZE(nau8824_hp_right_mixer
)),
734 SND_SOC_DAPM_PGA_S("Charge Pump", 1, NAU8824_REG_CHARGE_PUMP_CONTROL
,
735 NAU8824_CHARGE_PUMP_EN_SFT
, 0, nau8824_pump_event
,
736 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_PRE_PMD
),
737 SND_SOC_DAPM_PGA("Output Driver L",
738 NAU8824_REG_POWER_UP_CONTROL
, 3, 0, NULL
, 0),
739 SND_SOC_DAPM_PGA("Output Driver R",
740 NAU8824_REG_POWER_UP_CONTROL
, 2, 0, NULL
, 0),
741 SND_SOC_DAPM_PGA("Main Driver L",
742 NAU8824_REG_POWER_UP_CONTROL
, 1, 0, NULL
, 0),
743 SND_SOC_DAPM_PGA("Main Driver R",
744 NAU8824_REG_POWER_UP_CONTROL
, 0, 0, NULL
, 0),
745 SND_SOC_DAPM_PGA("HP Boost Driver", NAU8824_REG_BOOST
,
746 NAU8824_HP_BOOST_DIS_SFT
, 1, NULL
, 0),
747 SND_SOC_DAPM_PGA("Class G", NAU8824_REG_CLASSG
,
748 NAU8824_CLASSG_EN_SFT
, 0, NULL
, 0),
750 SND_SOC_DAPM_OUTPUT("SPKOUTL"),
751 SND_SOC_DAPM_OUTPUT("SPKOUTR"),
752 SND_SOC_DAPM_OUTPUT("HPOL"),
753 SND_SOC_DAPM_OUTPUT("HPOR"),
756 static const struct snd_soc_dapm_route nau8824_dapm_routes
[] = {
757 {"DMIC1 Enable", "Switch", "DMIC1"},
758 {"DMIC2 Enable", "Switch", "DMIC2"},
759 {"DMIC3 Enable", "Switch", "DMIC3"},
760 {"DMIC4 Enable", "Switch", "DMIC4"},
762 {"DMIC1", NULL
, "DMIC12 Power"},
763 {"DMIC2", NULL
, "DMIC12 Power"},
764 {"DMIC3", NULL
, "DMIC34 Power"},
765 {"DMIC4", NULL
, "DMIC34 Power"},
766 {"DMIC12 Power", NULL
, "DMIC Clock"},
767 {"DMIC34 Power", NULL
, "DMIC Clock"},
769 {"Left ADC", "MIC Switch", "MIC1"},
770 {"Left ADC", "HSMIC Switch", "HSMIC1"},
771 {"Right ADC", "MIC Switch", "MIC2"},
772 {"Right ADC", "HSMIC Switch", "HSMIC2"},
774 {"ADCL", NULL
, "Left ADC"},
775 {"ADCR", NULL
, "Right ADC"},
777 {"AIFTX", NULL
, "MICBIAS"},
778 {"AIFTX", NULL
, "ADCL"},
779 {"AIFTX", NULL
, "ADCR"},
780 {"AIFTX", NULL
, "DMIC1 Enable"},
781 {"AIFTX", NULL
, "DMIC2 Enable"},
782 {"AIFTX", NULL
, "DMIC3 Enable"},
783 {"AIFTX", NULL
, "DMIC4 Enable"},
785 {"AIFTX", NULL
, "System Clock"},
786 {"AIFRX", NULL
, "System Clock"},
788 {"DACL", NULL
, "AIFRX"},
789 {"DACL", NULL
, "DACL Clock"},
790 {"DACR", NULL
, "AIFRX"},
791 {"DACR", NULL
, "DACR Clock"},
793 {"DACL Mux", "DACL", "DACL"},
794 {"DACL Mux", "DACR", "DACR"},
795 {"DACR Mux", "DACL", "DACL"},
796 {"DACR Mux", "DACR", "DACR"},
798 {"Output DACL", NULL
, "DACL Mux"},
799 {"Output DACR", NULL
, "DACR Mux"},
801 {"ClassD", NULL
, "Output DACL"},
802 {"ClassD", NULL
, "Output DACR"},
804 {"Left Headphone", "DAC Left Switch", "Output DACL"},
805 {"Left Headphone", "DAC Right Switch", "Output DACR"},
806 {"Right Headphone", "DAC Left Switch", "Output DACL"},
807 {"Right Headphone", "DAC Right Switch", "Output DACR"},
809 {"Charge Pump", NULL
, "Left Headphone"},
810 {"Charge Pump", NULL
, "Right Headphone"},
811 {"Output Driver L", NULL
, "Charge Pump"},
812 {"Output Driver R", NULL
, "Charge Pump"},
813 {"Main Driver L", NULL
, "Output Driver L"},
814 {"Main Driver R", NULL
, "Output Driver R"},
815 {"Class G", NULL
, "Main Driver L"},
816 {"Class G", NULL
, "Main Driver R"},
817 {"HP Boost Driver", NULL
, "Class G"},
819 {"SPKOUTL", NULL
, "ClassD"},
820 {"SPKOUTR", NULL
, "ClassD"},
821 {"HPOL", NULL
, "HP Boost Driver"},
822 {"HPOR", NULL
, "HP Boost Driver"},
825 static bool nau8824_is_jack_inserted(struct nau8824
*nau8824
)
827 struct snd_soc_jack
*jack
= nau8824
->jack
;
830 if (nau8824
->irq
&& jack
)
831 insert
= jack
->status
& SND_JACK_HEADPHONE
;
836 static void nau8824_int_status_clear_all(struct regmap
*regmap
)
838 int active_irq
, clear_irq
, i
;
840 /* Reset the intrruption status from rightmost bit if the corres-
841 * ponding irq event occurs.
843 regmap_read(regmap
, NAU8824_REG_IRQ
, &active_irq
);
844 for (i
= 0; i
< NAU8824_REG_DATA_LEN
; i
++) {
845 clear_irq
= (0x1 << i
);
846 if (active_irq
& clear_irq
)
848 NAU8824_REG_CLEAR_INT_REG
, clear_irq
);
852 static void nau8824_eject_jack(struct nau8824
*nau8824
)
854 struct snd_soc_dapm_context
*dapm
= nau8824
->dapm
;
855 struct regmap
*regmap
= nau8824
->regmap
;
857 /* Clear all interruption status */
858 nau8824_int_status_clear_all(regmap
);
860 snd_soc_dapm_disable_pin(dapm
, "SAR");
861 snd_soc_dapm_disable_pin(dapm
, "MICBIAS");
862 snd_soc_dapm_sync(dapm
);
864 /* Enable the insertion interruption, disable the ejection
865 * interruption, and then bypass de-bounce circuit.
867 regmap_update_bits(regmap
, NAU8824_REG_INTERRUPT_SETTING
,
868 NAU8824_IRQ_KEY_RELEASE_DIS
| NAU8824_IRQ_KEY_SHORT_PRESS_DIS
|
869 NAU8824_IRQ_EJECT_DIS
| NAU8824_IRQ_INSERT_DIS
,
870 NAU8824_IRQ_KEY_RELEASE_DIS
| NAU8824_IRQ_KEY_SHORT_PRESS_DIS
|
871 NAU8824_IRQ_EJECT_DIS
);
872 regmap_update_bits(regmap
, NAU8824_REG_INTERRUPT_SETTING_1
,
873 NAU8824_IRQ_INSERT_EN
| NAU8824_IRQ_EJECT_EN
,
874 NAU8824_IRQ_INSERT_EN
);
875 regmap_update_bits(regmap
, NAU8824_REG_ENA_CTRL
,
876 NAU8824_JD_SLEEP_MODE
, NAU8824_JD_SLEEP_MODE
);
878 /* Close clock for jack type detection at manual mode */
879 if (dapm
->bias_level
< SND_SOC_BIAS_PREPARE
)
880 nau8824_config_sysclk(nau8824
, NAU8824_CLK_DIS
, 0);
883 static void nau8824_jdet_work(struct work_struct
*work
)
885 struct nau8824
*nau8824
= container_of(
886 work
, struct nau8824
, jdet_work
);
887 struct snd_soc_dapm_context
*dapm
= nau8824
->dapm
;
888 struct regmap
*regmap
= nau8824
->regmap
;
889 int adc_value
, event
= 0, event_mask
= 0;
891 snd_soc_dapm_force_enable_pin(dapm
, "MICBIAS");
892 snd_soc_dapm_force_enable_pin(dapm
, "SAR");
893 snd_soc_dapm_sync(dapm
);
897 regmap_read(regmap
, NAU8824_REG_SAR_ADC_DATA_OUT
, &adc_value
);
898 adc_value
= adc_value
& NAU8824_SAR_ADC_DATA_MASK
;
899 dev_dbg(nau8824
->dev
, "SAR ADC data 0x%02x\n", adc_value
);
900 if (adc_value
< HEADSET_SARADC_THD
) {
901 event
|= SND_JACK_HEADPHONE
;
903 snd_soc_dapm_disable_pin(dapm
, "SAR");
904 snd_soc_dapm_disable_pin(dapm
, "MICBIAS");
905 snd_soc_dapm_sync(dapm
);
907 event
|= SND_JACK_HEADSET
;
909 event_mask
|= SND_JACK_HEADSET
;
910 snd_soc_jack_report(nau8824
->jack
, event
, event_mask
);
912 /* Enable short key press and release interruption. */
913 regmap_update_bits(regmap
, NAU8824_REG_INTERRUPT_SETTING
,
914 NAU8824_IRQ_KEY_RELEASE_DIS
|
915 NAU8824_IRQ_KEY_SHORT_PRESS_DIS
, 0);
917 if (nau8824
->resume_lock
) {
918 nau8824_sema_release(nau8824
);
919 nau8824
->resume_lock
= false;
923 static void nau8824_setup_auto_irq(struct nau8824
*nau8824
)
925 struct regmap
*regmap
= nau8824
->regmap
;
927 /* Enable jack ejection interruption. */
928 regmap_update_bits(regmap
, NAU8824_REG_INTERRUPT_SETTING_1
,
929 NAU8824_IRQ_INSERT_EN
| NAU8824_IRQ_EJECT_EN
,
930 NAU8824_IRQ_EJECT_EN
);
931 regmap_update_bits(regmap
, NAU8824_REG_INTERRUPT_SETTING
,
932 NAU8824_IRQ_EJECT_DIS
, 0);
933 /* Enable internal VCO needed for interruptions */
934 if (nau8824
->dapm
->bias_level
< SND_SOC_BIAS_PREPARE
)
935 nau8824_config_sysclk(nau8824
, NAU8824_CLK_INTERNAL
, 0);
936 regmap_update_bits(regmap
, NAU8824_REG_ENA_CTRL
,
937 NAU8824_JD_SLEEP_MODE
, 0);
940 static int nau8824_button_decode(int value
)
944 /* The chip supports up to 8 buttons, but ALSA defines
948 buttons
|= SND_JACK_BTN_0
;
950 buttons
|= SND_JACK_BTN_1
;
952 buttons
|= SND_JACK_BTN_2
;
954 buttons
|= SND_JACK_BTN_3
;
956 buttons
|= SND_JACK_BTN_4
;
958 buttons
|= SND_JACK_BTN_5
;
963 #define NAU8824_BUTTONS (SND_JACK_BTN_0 | SND_JACK_BTN_1 | \
964 SND_JACK_BTN_2 | SND_JACK_BTN_3)
966 static irqreturn_t
nau8824_interrupt(int irq
, void *data
)
968 struct nau8824
*nau8824
= (struct nau8824
*)data
;
969 struct regmap
*regmap
= nau8824
->regmap
;
970 int active_irq
, clear_irq
= 0, event
= 0, event_mask
= 0;
972 if (regmap_read(regmap
, NAU8824_REG_IRQ
, &active_irq
)) {
973 dev_err(nau8824
->dev
, "failed to read irq status\n");
976 dev_dbg(nau8824
->dev
, "IRQ %x\n", active_irq
);
978 if (active_irq
& NAU8824_JACK_EJECTION_DETECTED
) {
979 nau8824_eject_jack(nau8824
);
980 event_mask
|= SND_JACK_HEADSET
;
981 clear_irq
= NAU8824_JACK_EJECTION_DETECTED
;
982 /* release semaphore held after resume,
983 * and cancel jack detection
985 if (nau8824
->resume_lock
) {
986 nau8824_sema_release(nau8824
);
987 nau8824
->resume_lock
= false;
989 cancel_work_sync(&nau8824
->jdet_work
);
990 } else if (active_irq
& NAU8824_KEY_SHORT_PRESS_IRQ
) {
991 int key_status
, button_pressed
;
993 regmap_read(regmap
, NAU8824_REG_CLEAR_INT_REG
,
996 /* lower 8 bits of the register are for pressed keys */
997 button_pressed
= nau8824_button_decode(key_status
);
999 event
|= button_pressed
;
1000 dev_dbg(nau8824
->dev
, "button %x pressed\n", event
);
1001 event_mask
|= NAU8824_BUTTONS
;
1002 clear_irq
= NAU8824_KEY_SHORT_PRESS_IRQ
;
1003 } else if (active_irq
& NAU8824_KEY_RELEASE_IRQ
) {
1004 event_mask
= NAU8824_BUTTONS
;
1005 clear_irq
= NAU8824_KEY_RELEASE_IRQ
;
1006 } else if (active_irq
& NAU8824_JACK_INSERTION_DETECTED
) {
1007 /* Turn off insertion interruption at manual mode */
1008 regmap_update_bits(regmap
,
1009 NAU8824_REG_INTERRUPT_SETTING
,
1010 NAU8824_IRQ_INSERT_DIS
,
1011 NAU8824_IRQ_INSERT_DIS
);
1012 regmap_update_bits(regmap
,
1013 NAU8824_REG_INTERRUPT_SETTING_1
,
1014 NAU8824_IRQ_INSERT_EN
, 0);
1015 /* detect microphone and jack type */
1016 cancel_work_sync(&nau8824
->jdet_work
);
1017 schedule_work(&nau8824
->jdet_work
);
1019 /* Enable interruption for jack type detection at audo
1020 * mode which can detect microphone and jack type.
1022 nau8824_setup_auto_irq(nau8824
);
1026 clear_irq
= active_irq
;
1027 /* clears the rightmost interruption */
1028 regmap_write(regmap
, NAU8824_REG_CLEAR_INT_REG
, clear_irq
);
1031 snd_soc_jack_report(nau8824
->jack
, event
, event_mask
);
1036 static const struct nau8824_osr_attr
*
1037 nau8824_get_osr(struct nau8824
*nau8824
, int stream
)
1041 if (stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
1042 regmap_read(nau8824
->regmap
,
1043 NAU8824_REG_DAC_FILTER_CTRL_1
, &osr
);
1044 osr
&= NAU8824_DAC_OVERSAMPLE_MASK
;
1045 if (osr
>= ARRAY_SIZE(osr_dac_sel
))
1047 return &osr_dac_sel
[osr
];
1049 regmap_read(nau8824
->regmap
,
1050 NAU8824_REG_ADC_FILTER_CTRL
, &osr
);
1051 osr
&= NAU8824_ADC_SYNC_DOWN_MASK
;
1052 if (osr
>= ARRAY_SIZE(osr_adc_sel
))
1054 return &osr_adc_sel
[osr
];
1058 static int nau8824_dai_startup(struct snd_pcm_substream
*substream
,
1059 struct snd_soc_dai
*dai
)
1061 struct snd_soc_component
*component
= dai
->component
;
1062 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1063 const struct nau8824_osr_attr
*osr
;
1065 osr
= nau8824_get_osr(nau8824
, substream
->stream
);
1066 if (!osr
|| !osr
->osr
)
1069 return snd_pcm_hw_constraint_minmax(substream
->runtime
,
1070 SNDRV_PCM_HW_PARAM_RATE
,
1071 0, CLK_DA_AD_MAX
/ osr
->osr
);
1074 static int nau8824_hw_params(struct snd_pcm_substream
*substream
,
1075 struct snd_pcm_hw_params
*params
, struct snd_soc_dai
*dai
)
1077 struct snd_soc_component
*component
= dai
->component
;
1078 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1079 unsigned int val_len
= 0, ctrl_val
, bclk_fs
, bclk_div
;
1080 const struct nau8824_osr_attr
*osr
;
1083 nau8824_sema_acquire(nau8824
, HZ
);
1085 /* CLK_DAC or CLK_ADC = OSR * FS
1086 * DAC or ADC clock frequency is defined as Over Sampling Rate (OSR)
1087 * multiplied by the audio sample rate (Fs). Note that the OSR and Fs
1088 * values must be selected such that the maximum frequency is less
1091 nau8824
->fs
= params_rate(params
);
1092 osr
= nau8824_get_osr(nau8824
, substream
->stream
);
1093 if (!osr
|| !osr
->osr
)
1095 if (nau8824
->fs
* osr
->osr
> CLK_DA_AD_MAX
)
1097 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
1098 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_CLK_DIVIDER
,
1099 NAU8824_CLK_DAC_SRC_MASK
,
1100 osr
->clk_src
<< NAU8824_CLK_DAC_SRC_SFT
);
1102 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_CLK_DIVIDER
,
1103 NAU8824_CLK_ADC_SRC_MASK
,
1104 osr
->clk_src
<< NAU8824_CLK_ADC_SRC_SFT
);
1106 /* make BCLK and LRC divde configuration if the codec as master. */
1107 regmap_read(nau8824
->regmap
,
1108 NAU8824_REG_PORT0_I2S_PCM_CTRL_2
, &ctrl_val
);
1109 if (ctrl_val
& NAU8824_I2S_MS_MASTER
) {
1110 /* get the bclk and fs ratio */
1111 bclk_fs
= snd_soc_params_to_bclk(params
) / nau8824
->fs
;
1114 else if (bclk_fs
<= 64)
1116 else if (bclk_fs
<= 128)
1118 else if (bclk_fs
<= 256)
1122 regmap_update_bits(nau8824
->regmap
,
1123 NAU8824_REG_PORT0_I2S_PCM_CTRL_2
,
1124 NAU8824_I2S_LRC_DIV_MASK
| NAU8824_I2S_BLK_DIV_MASK
,
1125 (bclk_div
<< NAU8824_I2S_LRC_DIV_SFT
) | bclk_div
);
1128 switch (params_width(params
)) {
1130 val_len
|= NAU8824_I2S_DL_16
;
1133 val_len
|= NAU8824_I2S_DL_20
;
1136 val_len
|= NAU8824_I2S_DL_24
;
1139 val_len
|= NAU8824_I2S_DL_32
;
1145 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_PORT0_I2S_PCM_CTRL_1
,
1146 NAU8824_I2S_DL_MASK
, val_len
);
1150 nau8824_sema_release(nau8824
);
1155 static int nau8824_set_fmt(struct snd_soc_dai
*dai
, unsigned int fmt
)
1157 struct snd_soc_component
*component
= dai
->component
;
1158 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1159 unsigned int ctrl1_val
= 0, ctrl2_val
= 0;
1161 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1162 case SND_SOC_DAIFMT_CBM_CFM
:
1163 ctrl2_val
|= NAU8824_I2S_MS_MASTER
;
1165 case SND_SOC_DAIFMT_CBS_CFS
:
1171 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
1172 case SND_SOC_DAIFMT_NB_NF
:
1174 case SND_SOC_DAIFMT_IB_NF
:
1175 ctrl1_val
|= NAU8824_I2S_BP_INV
;
1181 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
1182 case SND_SOC_DAIFMT_I2S
:
1183 ctrl1_val
|= NAU8824_I2S_DF_I2S
;
1185 case SND_SOC_DAIFMT_LEFT_J
:
1186 ctrl1_val
|= NAU8824_I2S_DF_LEFT
;
1188 case SND_SOC_DAIFMT_RIGHT_J
:
1189 ctrl1_val
|= NAU8824_I2S_DF_RIGTH
;
1191 case SND_SOC_DAIFMT_DSP_A
:
1192 ctrl1_val
|= NAU8824_I2S_DF_PCM_AB
;
1194 case SND_SOC_DAIFMT_DSP_B
:
1195 ctrl1_val
|= NAU8824_I2S_DF_PCM_AB
;
1196 ctrl1_val
|= NAU8824_I2S_PCMB_EN
;
1202 nau8824_sema_acquire(nau8824
, HZ
);
1204 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_PORT0_I2S_PCM_CTRL_1
,
1205 NAU8824_I2S_DF_MASK
| NAU8824_I2S_BP_MASK
|
1206 NAU8824_I2S_PCMB_EN
, ctrl1_val
);
1207 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_PORT0_I2S_PCM_CTRL_2
,
1208 NAU8824_I2S_MS_MASK
, ctrl2_val
);
1210 nau8824_sema_release(nau8824
);
1216 * nau8824_set_tdm_slot - configure DAI TDM.
1218 * @tx_mask: Bitmask representing active TX slots. Ex.
1219 * 0xf for normal 4 channel TDM.
1220 * 0xf0 for shifted 4 channel TDM
1221 * @rx_mask: Bitmask [0:1] representing active DACR RX slots.
1222 * Bitmask [2:3] representing active DACL RX slots.
1223 * 00=CH0,01=CH1,10=CH2,11=CH3. Ex.
1224 * 0xf for DACL/R selecting TDM CH3.
1225 * 0xf0 for DACL/R selecting shifted TDM CH3.
1226 * @slots: Number of slots in use.
1227 * @slot_width: Width in bits for each slot.
1229 * Configures a DAI for TDM operation. Only support 4 slots TDM.
1231 static int nau8824_set_tdm_slot(struct snd_soc_dai
*dai
,
1232 unsigned int tx_mask
, unsigned int rx_mask
, int slots
, int slot_width
)
1234 struct snd_soc_component
*component
= dai
->component
;
1235 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1236 unsigned int tslot_l
= 0, ctrl_val
= 0;
1238 if (slots
> 4 || ((tx_mask
& 0xf0) && (tx_mask
& 0xf)) ||
1239 ((rx_mask
& 0xf0) && (rx_mask
& 0xf)) ||
1240 ((rx_mask
& 0xf0) && (tx_mask
& 0xf)) ||
1241 ((rx_mask
& 0xf) && (tx_mask
& 0xf0)))
1244 ctrl_val
|= (NAU8824_TDM_MODE
| NAU8824_TDM_OFFSET_EN
);
1245 if (tx_mask
& 0xf0) {
1246 tslot_l
= 4 * slot_width
;
1247 ctrl_val
|= (tx_mask
>> 4);
1249 ctrl_val
|= tx_mask
;
1252 ctrl_val
|= ((rx_mask
>> 4) << NAU8824_TDM_DACR_RX_SFT
);
1254 ctrl_val
|= (rx_mask
<< NAU8824_TDM_DACR_RX_SFT
);
1256 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_TDM_CTRL
,
1257 NAU8824_TDM_MODE
| NAU8824_TDM_OFFSET_EN
|
1258 NAU8824_TDM_DACL_RX_MASK
| NAU8824_TDM_DACR_RX_MASK
|
1259 NAU8824_TDM_TX_MASK
, ctrl_val
);
1260 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_PORT0_LEFT_TIME_SLOT
,
1261 NAU8824_TSLOT_L_MASK
, tslot_l
);
1267 * nau8824_calc_fll_param - Calculate FLL parameters.
1268 * @fll_in: external clock provided to codec.
1269 * @fs: sampling rate.
1270 * @fll_param: Pointer to structure of FLL parameters.
1272 * Calculate FLL parameters to configure codec.
1274 * Returns 0 for success or negative error code.
1276 static int nau8824_calc_fll_param(unsigned int fll_in
,
1277 unsigned int fs
, struct nau8824_fll
*fll_param
)
1280 unsigned int fref
, i
, fvco_sel
;
1282 /* Ensure the reference clock frequency (FREF) is <= 13.5MHz by dividing
1283 * freq_in by 1, 2, 4, or 8 using FLL pre-scalar.
1284 * FREF = freq_in / NAU8824_FLL_REF_DIV_MASK
1286 for (i
= 0; i
< ARRAY_SIZE(fll_pre_scalar
); i
++) {
1287 fref
= fll_in
/ fll_pre_scalar
[i
].param
;
1288 if (fref
<= NAU_FREF_MAX
)
1291 if (i
== ARRAY_SIZE(fll_pre_scalar
))
1293 fll_param
->clk_ref_div
= fll_pre_scalar
[i
].val
;
1295 /* Choose the FLL ratio based on FREF */
1296 for (i
= 0; i
< ARRAY_SIZE(fll_ratio
); i
++) {
1297 if (fref
>= fll_ratio
[i
].param
)
1300 if (i
== ARRAY_SIZE(fll_ratio
))
1302 fll_param
->ratio
= fll_ratio
[i
].val
;
1304 /* Calculate the frequency of DCO (FDCO) given freq_out = 256 * Fs.
1305 * FDCO must be within the 90MHz - 124MHz or the FFL cannot be
1306 * guaranteed across the full range of operation.
1307 * FDCO = freq_out * 2 * mclk_src_scaling
1310 fvco_sel
= ARRAY_SIZE(mclk_src_scaling
);
1311 for (i
= 0; i
< ARRAY_SIZE(mclk_src_scaling
); i
++) {
1312 fvco
= 256ULL * fs
* 2 * mclk_src_scaling
[i
].param
;
1313 if (fvco
> NAU_FVCO_MIN
&& fvco
< NAU_FVCO_MAX
&&
1319 if (ARRAY_SIZE(mclk_src_scaling
) == fvco_sel
)
1321 fll_param
->mclk_src
= mclk_src_scaling
[fvco_sel
].val
;
1323 /* Calculate the FLL 10-bit integer input and the FLL 16-bit fractional
1324 * input based on FDCO, FREF and FLL ratio.
1326 fvco
= div_u64(fvco_max
<< 16, fref
* fll_param
->ratio
);
1327 fll_param
->fll_int
= (fvco
>> 16) & 0x3FF;
1328 fll_param
->fll_frac
= fvco
& 0xFFFF;
1332 static void nau8824_fll_apply(struct regmap
*regmap
,
1333 struct nau8824_fll
*fll_param
)
1335 regmap_update_bits(regmap
, NAU8824_REG_CLK_DIVIDER
,
1336 NAU8824_CLK_SRC_MASK
| NAU8824_CLK_MCLK_SRC_MASK
,
1337 NAU8824_CLK_SRC_MCLK
| fll_param
->mclk_src
);
1338 regmap_update_bits(regmap
, NAU8824_REG_FLL1
,
1339 NAU8824_FLL_RATIO_MASK
, fll_param
->ratio
);
1340 /* FLL 16-bit fractional input */
1341 regmap_write(regmap
, NAU8824_REG_FLL2
, fll_param
->fll_frac
);
1342 /* FLL 10-bit integer input */
1343 regmap_update_bits(regmap
, NAU8824_REG_FLL3
,
1344 NAU8824_FLL_INTEGER_MASK
, fll_param
->fll_int
);
1345 /* FLL pre-scaler */
1346 regmap_update_bits(regmap
, NAU8824_REG_FLL4
,
1347 NAU8824_FLL_REF_DIV_MASK
,
1348 fll_param
->clk_ref_div
<< NAU8824_FLL_REF_DIV_SFT
);
1349 /* select divided VCO input */
1350 regmap_update_bits(regmap
, NAU8824_REG_FLL5
,
1351 NAU8824_FLL_CLK_SW_MASK
, NAU8824_FLL_CLK_SW_REF
);
1352 /* Disable free-running mode */
1353 regmap_update_bits(regmap
,
1354 NAU8824_REG_FLL6
, NAU8824_DCO_EN
, 0);
1355 if (fll_param
->fll_frac
) {
1356 regmap_update_bits(regmap
, NAU8824_REG_FLL5
,
1357 NAU8824_FLL_PDB_DAC_EN
| NAU8824_FLL_LOOP_FTR_EN
|
1358 NAU8824_FLL_FTR_SW_MASK
,
1359 NAU8824_FLL_PDB_DAC_EN
| NAU8824_FLL_LOOP_FTR_EN
|
1360 NAU8824_FLL_FTR_SW_FILTER
);
1361 regmap_update_bits(regmap
, NAU8824_REG_FLL6
,
1362 NAU8824_SDM_EN
, NAU8824_SDM_EN
);
1364 regmap_update_bits(regmap
, NAU8824_REG_FLL5
,
1365 NAU8824_FLL_PDB_DAC_EN
| NAU8824_FLL_LOOP_FTR_EN
|
1366 NAU8824_FLL_FTR_SW_MASK
, NAU8824_FLL_FTR_SW_ACCU
);
1367 regmap_update_bits(regmap
,
1368 NAU8824_REG_FLL6
, NAU8824_SDM_EN
, 0);
1372 /* freq_out must be 256*Fs in order to achieve the best performance */
1373 static int nau8824_set_pll(struct snd_soc_component
*component
, int pll_id
, int source
,
1374 unsigned int freq_in
, unsigned int freq_out
)
1376 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1377 struct nau8824_fll fll_param
;
1380 fs
= freq_out
/ 256;
1381 ret
= nau8824_calc_fll_param(freq_in
, fs
, &fll_param
);
1383 dev_err(nau8824
->dev
, "Unsupported input clock %d\n", freq_in
);
1386 dev_dbg(nau8824
->dev
, "mclk_src=%x ratio=%x fll_frac=%x fll_int=%x clk_ref_div=%x\n",
1387 fll_param
.mclk_src
, fll_param
.ratio
, fll_param
.fll_frac
,
1388 fll_param
.fll_int
, fll_param
.clk_ref_div
);
1390 nau8824_fll_apply(nau8824
->regmap
, &fll_param
);
1392 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_CLK_DIVIDER
,
1393 NAU8824_CLK_SRC_MASK
, NAU8824_CLK_SRC_VCO
);
1398 static int nau8824_config_sysclk(struct nau8824
*nau8824
,
1399 int clk_id
, unsigned int freq
)
1401 struct regmap
*regmap
= nau8824
->regmap
;
1404 case NAU8824_CLK_DIS
:
1405 regmap_update_bits(regmap
, NAU8824_REG_CLK_DIVIDER
,
1406 NAU8824_CLK_SRC_MASK
, NAU8824_CLK_SRC_MCLK
);
1407 regmap_update_bits(regmap
, NAU8824_REG_FLL6
,
1411 case NAU8824_CLK_MCLK
:
1412 nau8824_sema_acquire(nau8824
, HZ
);
1413 regmap_update_bits(regmap
, NAU8824_REG_CLK_DIVIDER
,
1414 NAU8824_CLK_SRC_MASK
, NAU8824_CLK_SRC_MCLK
);
1415 regmap_update_bits(regmap
, NAU8824_REG_FLL6
,
1417 nau8824_sema_release(nau8824
);
1420 case NAU8824_CLK_INTERNAL
:
1421 regmap_update_bits(regmap
, NAU8824_REG_FLL6
,
1422 NAU8824_DCO_EN
, NAU8824_DCO_EN
);
1423 regmap_update_bits(regmap
, NAU8824_REG_CLK_DIVIDER
,
1424 NAU8824_CLK_SRC_MASK
, NAU8824_CLK_SRC_VCO
);
1427 case NAU8824_CLK_FLL_MCLK
:
1428 nau8824_sema_acquire(nau8824
, HZ
);
1429 regmap_update_bits(regmap
, NAU8824_REG_FLL3
,
1430 NAU8824_FLL_CLK_SRC_MASK
, NAU8824_FLL_CLK_SRC_MCLK
);
1431 nau8824_sema_release(nau8824
);
1434 case NAU8824_CLK_FLL_BLK
:
1435 nau8824_sema_acquire(nau8824
, HZ
);
1436 regmap_update_bits(regmap
, NAU8824_REG_FLL3
,
1437 NAU8824_FLL_CLK_SRC_MASK
, NAU8824_FLL_CLK_SRC_BLK
);
1438 nau8824_sema_release(nau8824
);
1441 case NAU8824_CLK_FLL_FS
:
1442 nau8824_sema_acquire(nau8824
, HZ
);
1443 regmap_update_bits(regmap
, NAU8824_REG_FLL3
,
1444 NAU8824_FLL_CLK_SRC_MASK
, NAU8824_FLL_CLK_SRC_FS
);
1445 nau8824_sema_release(nau8824
);
1449 dev_err(nau8824
->dev
, "Invalid clock id (%d)\n", clk_id
);
1453 dev_dbg(nau8824
->dev
, "Sysclk is %dHz and clock id is %d\n", freq
,
1459 static int nau8824_set_sysclk(struct snd_soc_component
*component
,
1460 int clk_id
, int source
, unsigned int freq
, int dir
)
1462 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1464 return nau8824_config_sysclk(nau8824
, clk_id
, freq
);
1467 static void nau8824_resume_setup(struct nau8824
*nau8824
)
1469 nau8824_config_sysclk(nau8824
, NAU8824_CLK_DIS
, 0);
1471 /* Clear all interruption status */
1472 nau8824_int_status_clear_all(nau8824
->regmap
);
1473 /* Enable jack detection at sleep mode, insertion detection,
1474 * and ejection detection.
1476 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_ENA_CTRL
,
1477 NAU8824_JD_SLEEP_MODE
, NAU8824_JD_SLEEP_MODE
);
1478 regmap_update_bits(nau8824
->regmap
,
1479 NAU8824_REG_INTERRUPT_SETTING_1
,
1480 NAU8824_IRQ_EJECT_EN
| NAU8824_IRQ_INSERT_EN
,
1481 NAU8824_IRQ_EJECT_EN
| NAU8824_IRQ_INSERT_EN
);
1482 regmap_update_bits(nau8824
->regmap
,
1483 NAU8824_REG_INTERRUPT_SETTING
,
1484 NAU8824_IRQ_EJECT_DIS
| NAU8824_IRQ_INSERT_DIS
, 0);
1488 static int nau8824_set_bias_level(struct snd_soc_component
*component
,
1489 enum snd_soc_bias_level level
)
1491 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1494 case SND_SOC_BIAS_ON
:
1497 case SND_SOC_BIAS_PREPARE
:
1500 case SND_SOC_BIAS_STANDBY
:
1501 if (snd_soc_component_get_bias_level(component
) == SND_SOC_BIAS_OFF
) {
1502 /* Setup codec configuration after resume */
1503 nau8824_resume_setup(nau8824
);
1507 case SND_SOC_BIAS_OFF
:
1508 regmap_update_bits(nau8824
->regmap
,
1509 NAU8824_REG_INTERRUPT_SETTING
, 0x3ff, 0x3ff);
1510 regmap_update_bits(nau8824
->regmap
,
1511 NAU8824_REG_INTERRUPT_SETTING_1
,
1512 NAU8824_IRQ_EJECT_EN
| NAU8824_IRQ_INSERT_EN
, 0);
1519 static int nau8824_component_probe(struct snd_soc_component
*component
)
1521 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1522 struct snd_soc_dapm_context
*dapm
= snd_soc_component_get_dapm(component
);
1524 nau8824
->dapm
= dapm
;
1529 static int __maybe_unused
nau8824_suspend(struct snd_soc_component
*component
)
1531 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1534 disable_irq(nau8824
->irq
);
1535 snd_soc_component_force_bias_level(component
, SND_SOC_BIAS_OFF
);
1537 regcache_cache_only(nau8824
->regmap
, true);
1538 regcache_mark_dirty(nau8824
->regmap
);
1543 static int __maybe_unused
nau8824_resume(struct snd_soc_component
*component
)
1545 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1548 regcache_cache_only(nau8824
->regmap
, false);
1549 regcache_sync(nau8824
->regmap
);
1551 /* Hold semaphore to postpone playback happening
1552 * until jack detection done.
1554 nau8824
->resume_lock
= true;
1555 ret
= nau8824_sema_acquire(nau8824
, 0);
1557 nau8824
->resume_lock
= false;
1558 enable_irq(nau8824
->irq
);
1564 static const struct snd_soc_component_driver nau8824_component_driver
= {
1565 .probe
= nau8824_component_probe
,
1566 .set_sysclk
= nau8824_set_sysclk
,
1567 .set_pll
= nau8824_set_pll
,
1568 .set_bias_level
= nau8824_set_bias_level
,
1569 .suspend
= nau8824_suspend
,
1570 .resume
= nau8824_resume
,
1571 .controls
= nau8824_snd_controls
,
1572 .num_controls
= ARRAY_SIZE(nau8824_snd_controls
),
1573 .dapm_widgets
= nau8824_dapm_widgets
,
1574 .num_dapm_widgets
= ARRAY_SIZE(nau8824_dapm_widgets
),
1575 .dapm_routes
= nau8824_dapm_routes
,
1576 .num_dapm_routes
= ARRAY_SIZE(nau8824_dapm_routes
),
1577 .suspend_bias_off
= 1,
1579 .use_pmdown_time
= 1,
1583 static const struct snd_soc_dai_ops nau8824_dai_ops
= {
1584 .startup
= nau8824_dai_startup
,
1585 .hw_params
= nau8824_hw_params
,
1586 .set_fmt
= nau8824_set_fmt
,
1587 .set_tdm_slot
= nau8824_set_tdm_slot
,
1590 #define NAU8824_RATES SNDRV_PCM_RATE_8000_192000
1591 #define NAU8824_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE \
1592 | SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1594 static struct snd_soc_dai_driver nau8824_dai
= {
1595 .name
= NAU8824_CODEC_DAI
,
1597 .stream_name
= "Playback",
1600 .rates
= NAU8824_RATES
,
1601 .formats
= NAU8824_FORMATS
,
1604 .stream_name
= "Capture",
1607 .rates
= NAU8824_RATES
,
1608 .formats
= NAU8824_FORMATS
,
1610 .ops
= &nau8824_dai_ops
,
1613 static const struct regmap_config nau8824_regmap_config
= {
1614 .val_bits
= NAU8824_REG_ADDR_LEN
,
1615 .reg_bits
= NAU8824_REG_DATA_LEN
,
1617 .max_register
= NAU8824_REG_MAX
,
1618 .readable_reg
= nau8824_readable_reg
,
1619 .writeable_reg
= nau8824_writeable_reg
,
1620 .volatile_reg
= nau8824_volatile_reg
,
1622 .cache_type
= REGCACHE_RBTREE
,
1623 .reg_defaults
= nau8824_reg_defaults
,
1624 .num_reg_defaults
= ARRAY_SIZE(nau8824_reg_defaults
),
1628 * nau8824_enable_jack_detect - Specify a jack for event reporting
1630 * @component: component to register the jack with
1631 * @jack: jack to use to report headset and button events on
1633 * After this function has been called the headset insert/remove and button
1634 * events will be routed to the given jack. Jack can be null to stop
1637 int nau8824_enable_jack_detect(struct snd_soc_component
*component
,
1638 struct snd_soc_jack
*jack
)
1640 struct nau8824
*nau8824
= snd_soc_component_get_drvdata(component
);
1643 nau8824
->jack
= jack
;
1644 /* Initiate jack detection work queue */
1645 INIT_WORK(&nau8824
->jdet_work
, nau8824_jdet_work
);
1646 ret
= devm_request_threaded_irq(nau8824
->dev
, nau8824
->irq
, NULL
,
1647 nau8824_interrupt
, IRQF_TRIGGER_LOW
| IRQF_ONESHOT
,
1648 "nau8824", nau8824
);
1650 dev_err(nau8824
->dev
, "Cannot request irq %d (%d)\n",
1656 EXPORT_SYMBOL_GPL(nau8824_enable_jack_detect
);
1658 static void nau8824_reset_chip(struct regmap
*regmap
)
1660 regmap_write(regmap
, NAU8824_REG_RESET
, 0x00);
1661 regmap_write(regmap
, NAU8824_REG_RESET
, 0x00);
1664 static void nau8824_setup_buttons(struct nau8824
*nau8824
)
1666 struct regmap
*regmap
= nau8824
->regmap
;
1668 regmap_update_bits(regmap
, NAU8824_REG_SAR_ADC
,
1669 NAU8824_SAR_TRACKING_GAIN_MASK
,
1670 nau8824
->sar_voltage
<< NAU8824_SAR_TRACKING_GAIN_SFT
);
1671 regmap_update_bits(regmap
, NAU8824_REG_SAR_ADC
,
1672 NAU8824_SAR_COMPARE_TIME_MASK
,
1673 nau8824
->sar_compare_time
<< NAU8824_SAR_COMPARE_TIME_SFT
);
1674 regmap_update_bits(regmap
, NAU8824_REG_SAR_ADC
,
1675 NAU8824_SAR_SAMPLING_TIME_MASK
,
1676 nau8824
->sar_sampling_time
<< NAU8824_SAR_SAMPLING_TIME_SFT
);
1678 regmap_update_bits(regmap
, NAU8824_REG_VDET_COEFFICIENT
,
1679 NAU8824_LEVELS_NR_MASK
,
1680 (nau8824
->sar_threshold_num
- 1) << NAU8824_LEVELS_NR_SFT
);
1681 regmap_update_bits(regmap
, NAU8824_REG_VDET_COEFFICIENT
,
1682 NAU8824_HYSTERESIS_MASK
,
1683 nau8824
->sar_hysteresis
<< NAU8824_HYSTERESIS_SFT
);
1684 regmap_update_bits(regmap
, NAU8824_REG_VDET_COEFFICIENT
,
1685 NAU8824_SHORTKEY_DEBOUNCE_MASK
,
1686 nau8824
->key_debounce
<< NAU8824_SHORTKEY_DEBOUNCE_SFT
);
1688 regmap_write(regmap
, NAU8824_REG_VDET_THRESHOLD_1
,
1689 (nau8824
->sar_threshold
[0] << 8) | nau8824
->sar_threshold
[1]);
1690 regmap_write(regmap
, NAU8824_REG_VDET_THRESHOLD_2
,
1691 (nau8824
->sar_threshold
[2] << 8) | nau8824
->sar_threshold
[3]);
1692 regmap_write(regmap
, NAU8824_REG_VDET_THRESHOLD_3
,
1693 (nau8824
->sar_threshold
[4] << 8) | nau8824
->sar_threshold
[5]);
1694 regmap_write(regmap
, NAU8824_REG_VDET_THRESHOLD_4
,
1695 (nau8824
->sar_threshold
[6] << 8) | nau8824
->sar_threshold
[7]);
1698 static void nau8824_init_regs(struct nau8824
*nau8824
)
1700 struct regmap
*regmap
= nau8824
->regmap
;
1702 /* Enable Bias/VMID/VMID Tieoff */
1703 regmap_update_bits(regmap
, NAU8824_REG_BIAS_ADJ
,
1704 NAU8824_VMID
| NAU8824_VMID_SEL_MASK
, NAU8824_VMID
|
1705 (nau8824
->vref_impedance
<< NAU8824_VMID_SEL_SFT
));
1706 regmap_update_bits(regmap
, NAU8824_REG_BOOST
,
1707 NAU8824_GLOBAL_BIAS_EN
, NAU8824_GLOBAL_BIAS_EN
);
1709 regmap_update_bits(regmap
, NAU8824_REG_MIC_BIAS
,
1710 NAU8824_MICBIAS_VOLTAGE_MASK
, nau8824
->micbias_voltage
);
1711 /* Disable Boost Driver, Automatic Short circuit protection enable */
1712 regmap_update_bits(regmap
, NAU8824_REG_BOOST
,
1713 NAU8824_PRECHARGE_DIS
| NAU8824_HP_BOOST_DIS
|
1714 NAU8824_HP_BOOST_G_DIS
| NAU8824_SHORT_SHUTDOWN_EN
,
1715 NAU8824_PRECHARGE_DIS
| NAU8824_HP_BOOST_DIS
|
1716 NAU8824_HP_BOOST_G_DIS
| NAU8824_SHORT_SHUTDOWN_EN
);
1717 /* Scaling for ADC and DAC clock */
1718 regmap_update_bits(regmap
, NAU8824_REG_CLK_DIVIDER
,
1719 NAU8824_CLK_ADC_SRC_MASK
| NAU8824_CLK_DAC_SRC_MASK
,
1720 (0x1 << NAU8824_CLK_ADC_SRC_SFT
) |
1721 (0x1 << NAU8824_CLK_DAC_SRC_SFT
));
1722 regmap_update_bits(regmap
, NAU8824_REG_DAC_MUTE_CTRL
,
1723 NAU8824_DAC_ZC_EN
, NAU8824_DAC_ZC_EN
);
1724 regmap_update_bits(regmap
, NAU8824_REG_ENA_CTRL
,
1725 NAU8824_DAC_CH1_EN
| NAU8824_DAC_CH0_EN
|
1726 NAU8824_ADC_CH0_EN
| NAU8824_ADC_CH1_EN
|
1727 NAU8824_ADC_CH2_EN
| NAU8824_ADC_CH3_EN
,
1728 NAU8824_DAC_CH1_EN
| NAU8824_DAC_CH0_EN
|
1729 NAU8824_ADC_CH0_EN
| NAU8824_ADC_CH1_EN
|
1730 NAU8824_ADC_CH2_EN
| NAU8824_ADC_CH3_EN
);
1731 regmap_update_bits(regmap
, NAU8824_REG_CLK_GATING_ENA
,
1732 NAU8824_CLK_ADC_CH23_EN
| NAU8824_CLK_ADC_CH01_EN
|
1733 NAU8824_CLK_DAC_CH1_EN
| NAU8824_CLK_DAC_CH0_EN
|
1734 NAU8824_CLK_I2S_EN
| NAU8824_CLK_GAIN_EN
|
1735 NAU8824_CLK_SAR_EN
| NAU8824_CLK_DMIC_CH23_EN
,
1736 NAU8824_CLK_ADC_CH23_EN
| NAU8824_CLK_ADC_CH01_EN
|
1737 NAU8824_CLK_DAC_CH1_EN
| NAU8824_CLK_DAC_CH0_EN
|
1738 NAU8824_CLK_I2S_EN
| NAU8824_CLK_GAIN_EN
|
1739 NAU8824_CLK_SAR_EN
| NAU8824_CLK_DMIC_CH23_EN
);
1740 /* Class G timer 64ms */
1741 regmap_update_bits(regmap
, NAU8824_REG_CLASSG
,
1742 NAU8824_CLASSG_TIMER_MASK
,
1743 0x20 << NAU8824_CLASSG_TIMER_SFT
);
1744 regmap_update_bits(regmap
, NAU8824_REG_TRIM_SETTINGS
,
1745 NAU8824_DRV_CURR_INC
, NAU8824_DRV_CURR_INC
);
1746 /* Disable DACR/L power */
1747 regmap_update_bits(regmap
, NAU8824_REG_CHARGE_PUMP_CONTROL
,
1748 NAU8824_SPKR_PULL_DOWN
| NAU8824_SPKL_PULL_DOWN
|
1749 NAU8824_POWER_DOWN_DACR
| NAU8824_POWER_DOWN_DACL
,
1750 NAU8824_SPKR_PULL_DOWN
| NAU8824_SPKL_PULL_DOWN
|
1751 NAU8824_POWER_DOWN_DACR
| NAU8824_POWER_DOWN_DACL
);
1752 /* Enable TESTDAC. This sets the analog DAC inputs to a '0' input
1753 * signal to avoid any glitches due to power up transients in both
1754 * the analog and digital DAC circuit.
1756 regmap_update_bits(regmap
, NAU8824_REG_ENABLE_LO
,
1757 NAU8824_TEST_DAC_EN
, NAU8824_TEST_DAC_EN
);
1758 /* Config L/R channel */
1759 regmap_update_bits(regmap
, NAU8824_REG_DAC_CH0_DGAIN_CTRL
,
1760 NAU8824_DAC_CH0_SEL_MASK
, NAU8824_DAC_CH0_SEL_I2S0
);
1761 regmap_update_bits(regmap
, NAU8824_REG_DAC_CH1_DGAIN_CTRL
,
1762 NAU8824_DAC_CH1_SEL_MASK
, NAU8824_DAC_CH1_SEL_I2S1
);
1763 regmap_update_bits(regmap
, NAU8824_REG_ENABLE_LO
,
1764 NAU8824_DACR_HPR_EN
| NAU8824_DACL_HPL_EN
,
1765 NAU8824_DACR_HPR_EN
| NAU8824_DACL_HPL_EN
);
1766 /* Default oversampling/decimations settings are unusable
1767 * (audible hiss). Set it to something better.
1769 regmap_update_bits(regmap
, NAU8824_REG_ADC_FILTER_CTRL
,
1770 NAU8824_ADC_SYNC_DOWN_MASK
, NAU8824_ADC_SYNC_DOWN_64
);
1771 regmap_update_bits(regmap
, NAU8824_REG_DAC_FILTER_CTRL_1
,
1772 NAU8824_DAC_CICCLP_OFF
| NAU8824_DAC_OVERSAMPLE_MASK
,
1773 NAU8824_DAC_CICCLP_OFF
| NAU8824_DAC_OVERSAMPLE_64
);
1774 /* DAC clock delay 2ns, VREF */
1775 regmap_update_bits(regmap
, NAU8824_REG_RDAC
,
1776 NAU8824_RDAC_CLK_DELAY_MASK
| NAU8824_RDAC_VREF_MASK
,
1777 (0x2 << NAU8824_RDAC_CLK_DELAY_SFT
) |
1778 (0x3 << NAU8824_RDAC_VREF_SFT
));
1779 /* PGA input mode selection */
1780 regmap_update_bits(regmap
, NAU8824_REG_FEPGA
,
1781 NAU8824_FEPGA_MODEL_SHORT_EN
| NAU8824_FEPGA_MODER_SHORT_EN
,
1782 NAU8824_FEPGA_MODEL_SHORT_EN
| NAU8824_FEPGA_MODER_SHORT_EN
);
1783 /* Digital microphone control */
1784 regmap_update_bits(regmap
, NAU8824_REG_ANALOG_CONTROL_1
,
1785 NAU8824_DMIC_CLK_DRV_STRG
| NAU8824_DMIC_CLK_SLEW_FAST
,
1786 NAU8824_DMIC_CLK_DRV_STRG
| NAU8824_DMIC_CLK_SLEW_FAST
);
1787 regmap_update_bits(regmap
, NAU8824_REG_JACK_DET_CTRL
,
1789 /* jkdet_polarity - 1 is for active-low */
1790 nau8824
->jkdet_polarity
? 0 : NAU8824_JACK_LOGIC
);
1791 regmap_update_bits(regmap
,
1792 NAU8824_REG_JACK_DET_CTRL
, NAU8824_JACK_EJECT_DT_MASK
,
1793 (nau8824
->jack_eject_debounce
<< NAU8824_JACK_EJECT_DT_SFT
));
1794 if (nau8824
->sar_threshold_num
)
1795 nau8824_setup_buttons(nau8824
);
1798 static int nau8824_setup_irq(struct nau8824
*nau8824
)
1800 /* Disable interruption before codec initiation done */
1801 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_ENA_CTRL
,
1802 NAU8824_JD_SLEEP_MODE
, NAU8824_JD_SLEEP_MODE
);
1803 regmap_update_bits(nau8824
->regmap
,
1804 NAU8824_REG_INTERRUPT_SETTING
, 0x3ff, 0x3ff);
1805 regmap_update_bits(nau8824
->regmap
, NAU8824_REG_INTERRUPT_SETTING_1
,
1806 NAU8824_IRQ_EJECT_EN
| NAU8824_IRQ_INSERT_EN
, 0);
1811 static void nau8824_print_device_properties(struct nau8824
*nau8824
)
1813 struct device
*dev
= nau8824
->dev
;
1816 dev_dbg(dev
, "jkdet-polarity: %d\n", nau8824
->jkdet_polarity
);
1817 dev_dbg(dev
, "micbias-voltage: %d\n", nau8824
->micbias_voltage
);
1818 dev_dbg(dev
, "vref-impedance: %d\n", nau8824
->vref_impedance
);
1820 dev_dbg(dev
, "sar-threshold-num: %d\n", nau8824
->sar_threshold_num
);
1821 for (i
= 0; i
< nau8824
->sar_threshold_num
; i
++)
1822 dev_dbg(dev
, "sar-threshold[%d]=%x\n", i
,
1823 nau8824
->sar_threshold
[i
]);
1825 dev_dbg(dev
, "sar-hysteresis: %d\n", nau8824
->sar_hysteresis
);
1826 dev_dbg(dev
, "sar-voltage: %d\n", nau8824
->sar_voltage
);
1827 dev_dbg(dev
, "sar-compare-time: %d\n", nau8824
->sar_compare_time
);
1828 dev_dbg(dev
, "sar-sampling-time: %d\n", nau8824
->sar_sampling_time
);
1829 dev_dbg(dev
, "short-key-debounce: %d\n", nau8824
->key_debounce
);
1830 dev_dbg(dev
, "jack-eject-debounce: %d\n",
1831 nau8824
->jack_eject_debounce
);
1834 static int nau8824_read_device_properties(struct device
*dev
,
1835 struct nau8824
*nau8824
) {
1838 ret
= device_property_read_u32(dev
, "nuvoton,jkdet-polarity",
1839 &nau8824
->jkdet_polarity
);
1841 nau8824
->jkdet_polarity
= 1;
1842 ret
= device_property_read_u32(dev
, "nuvoton,micbias-voltage",
1843 &nau8824
->micbias_voltage
);
1845 nau8824
->micbias_voltage
= 6;
1846 ret
= device_property_read_u32(dev
, "nuvoton,vref-impedance",
1847 &nau8824
->vref_impedance
);
1849 nau8824
->vref_impedance
= 2;
1850 ret
= device_property_read_u32(dev
, "nuvoton,sar-threshold-num",
1851 &nau8824
->sar_threshold_num
);
1853 nau8824
->sar_threshold_num
= 4;
1854 ret
= device_property_read_u32_array(dev
, "nuvoton,sar-threshold",
1855 nau8824
->sar_threshold
, nau8824
->sar_threshold_num
);
1857 nau8824
->sar_threshold
[0] = 0x0a;
1858 nau8824
->sar_threshold
[1] = 0x14;
1859 nau8824
->sar_threshold
[2] = 0x26;
1860 nau8824
->sar_threshold
[3] = 0x73;
1862 ret
= device_property_read_u32(dev
, "nuvoton,sar-hysteresis",
1863 &nau8824
->sar_hysteresis
);
1865 nau8824
->sar_hysteresis
= 0;
1866 ret
= device_property_read_u32(dev
, "nuvoton,sar-voltage",
1867 &nau8824
->sar_voltage
);
1869 nau8824
->sar_voltage
= 6;
1870 ret
= device_property_read_u32(dev
, "nuvoton,sar-compare-time",
1871 &nau8824
->sar_compare_time
);
1873 nau8824
->sar_compare_time
= 1;
1874 ret
= device_property_read_u32(dev
, "nuvoton,sar-sampling-time",
1875 &nau8824
->sar_sampling_time
);
1877 nau8824
->sar_sampling_time
= 1;
1878 ret
= device_property_read_u32(dev
, "nuvoton,short-key-debounce",
1879 &nau8824
->key_debounce
);
1881 nau8824
->key_debounce
= 0;
1882 ret
= device_property_read_u32(dev
, "nuvoton,jack-eject-debounce",
1883 &nau8824
->jack_eject_debounce
);
1885 nau8824
->jack_eject_debounce
= 1;
1887 nau8824
->mclk
= devm_clk_get_optional(dev
, "mclk");
1888 if (IS_ERR(nau8824
->mclk
))
1889 return PTR_ERR(nau8824
->mclk
);
1894 /* Please keep this list alphabetically sorted */
1895 static const struct dmi_system_id nau8824_quirk_table
[] = {
1897 /* Cyberbook T116 rugged tablet */
1899 DMI_EXACT_MATCH(DMI_BOARD_VENDOR
, "Default string"),
1900 DMI_EXACT_MATCH(DMI_BOARD_NAME
, "Cherry Trail CR"),
1901 DMI_EXACT_MATCH(DMI_PRODUCT_SKU
, "20170531"),
1903 .driver_data
= (void *)(NAU8824_JD_ACTIVE_HIGH
|
1904 NAU8824_MONO_SPEAKER
),
1907 /* CUBE iwork8 Air */
1909 DMI_MATCH(DMI_SYS_VENDOR
, "cube"),
1910 DMI_MATCH(DMI_PRODUCT_NAME
, "i1-TF"),
1911 DMI_MATCH(DMI_BOARD_NAME
, "Cherry Trail CR"),
1913 .driver_data
= (void *)(NAU8824_MONO_SPEAKER
),
1918 DMI_MATCH(DMI_SYS_VENDOR
, "PIPO"),
1919 DMI_MATCH(DMI_PRODUCT_NAME
, "W2S"),
1921 .driver_data
= (void *)(NAU8824_MONO_SPEAKER
),
1924 /* Positivo CW14Q01P */
1926 DMI_MATCH(DMI_SYS_VENDOR
, "Positivo Tecnologia SA"),
1927 DMI_MATCH(DMI_BOARD_NAME
, "CW14Q01P"),
1929 .driver_data
= (void *)(NAU8824_JD_ACTIVE_HIGH
),
1932 /* Positivo K1424G */
1934 DMI_MATCH(DMI_SYS_VENDOR
, "Positivo Tecnologia SA"),
1935 DMI_MATCH(DMI_BOARD_NAME
, "K1424G"),
1937 .driver_data
= (void *)(NAU8824_JD_ACTIVE_HIGH
),
1940 /* Positivo N14ZP74G */
1942 DMI_MATCH(DMI_SYS_VENDOR
, "Positivo Tecnologia SA"),
1943 DMI_MATCH(DMI_BOARD_NAME
, "N14ZP74G"),
1945 .driver_data
= (void *)(NAU8824_JD_ACTIVE_HIGH
),
1950 static void nau8824_check_quirks(void)
1952 const struct dmi_system_id
*dmi_id
;
1954 if (quirk_override
!= -1) {
1955 nau8824_quirk
= quirk_override
;
1959 dmi_id
= dmi_first_match(nau8824_quirk_table
);
1961 nau8824_quirk
= (unsigned long)dmi_id
->driver_data
;
1964 const char *nau8824_components(void)
1966 nau8824_check_quirks();
1968 if (nau8824_quirk
& NAU8824_MONO_SPEAKER
)
1973 EXPORT_SYMBOL_GPL(nau8824_components
);
1975 static int nau8824_i2c_probe(struct i2c_client
*i2c
)
1977 struct device
*dev
= &i2c
->dev
;
1978 struct nau8824
*nau8824
= dev_get_platdata(dev
);
1982 nau8824
= devm_kzalloc(dev
, sizeof(*nau8824
), GFP_KERNEL
);
1985 ret
= nau8824_read_device_properties(dev
, nau8824
);
1989 i2c_set_clientdata(i2c
, nau8824
);
1991 nau8824
->regmap
= devm_regmap_init_i2c(i2c
, &nau8824_regmap_config
);
1992 if (IS_ERR(nau8824
->regmap
))
1993 return PTR_ERR(nau8824
->regmap
);
1994 nau8824
->resume_lock
= false;
1996 nau8824
->irq
= i2c
->irq
;
1997 sema_init(&nau8824
->jd_sem
, 1);
1999 nau8824_check_quirks();
2001 if (nau8824_quirk
& NAU8824_JD_ACTIVE_HIGH
)
2002 nau8824
->jkdet_polarity
= 0;
2004 nau8824_print_device_properties(nau8824
);
2006 ret
= regmap_read(nau8824
->regmap
, NAU8824_REG_I2C_DEVICE_ID
, &value
);
2008 dev_err(dev
, "Failed to read device id from the NAU8824: %d\n",
2012 nau8824_reset_chip(nau8824
->regmap
);
2013 nau8824_init_regs(nau8824
);
2016 nau8824_setup_irq(nau8824
);
2018 return devm_snd_soc_register_component(dev
,
2019 &nau8824_component_driver
, &nau8824_dai
, 1);
2022 static const struct i2c_device_id nau8824_i2c_ids
[] = {
2026 MODULE_DEVICE_TABLE(i2c
, nau8824_i2c_ids
);
2029 static const struct of_device_id nau8824_of_ids
[] = {
2030 { .compatible
= "nuvoton,nau8824", },
2033 MODULE_DEVICE_TABLE(of
, nau8824_of_ids
);
2037 static const struct acpi_device_id nau8824_acpi_match
[] = {
2041 MODULE_DEVICE_TABLE(acpi
, nau8824_acpi_match
);
2044 static struct i2c_driver nau8824_i2c_driver
= {
2047 .of_match_table
= of_match_ptr(nau8824_of_ids
),
2048 .acpi_match_table
= ACPI_PTR(nau8824_acpi_match
),
2050 .probe
= nau8824_i2c_probe
,
2051 .id_table
= nau8824_i2c_ids
,
2053 module_i2c_driver(nau8824_i2c_driver
);
2056 MODULE_DESCRIPTION("ASoC NAU88L24 driver");
2057 MODULE_AUTHOR("John Hsu <KCHSU0@nuvoton.com>");
2058 MODULE_LICENSE("GPL v2");