2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7 * Authors: Sanjay Lal <sanjayl@kymasys.com>
10 #ifndef __MIPS_KVM_HOST_H__
11 #define __MIPS_KVM_HOST_H__
13 #include <linux/cpumask.h>
14 #include <linux/mutex.h>
15 #include <linux/hrtimer.h>
16 #include <linux/interrupt.h>
17 #include <linux/types.h>
18 #include <linux/kvm.h>
19 #include <linux/kvm_types.h>
20 #include <linux/threads.h>
21 #include <linux/spinlock.h>
25 #include <asm/mipsregs.h>
27 #include <kvm/iodev.h>
29 /* MIPS KVM register ids */
30 #define MIPS_CP0_32(_R, _S) \
31 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
33 #define MIPS_CP0_64(_R, _S) \
34 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
36 #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
37 #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
38 #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
39 #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
40 #define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
41 #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
42 #define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
43 #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
44 #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
45 #define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
46 #define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
47 #define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
48 #define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
49 #define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
50 #define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
51 #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
52 #define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
53 #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
54 #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
55 #define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
56 #define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
57 #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
58 #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
59 #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
60 #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
61 #define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
62 #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
63 #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
64 #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
65 #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
66 #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
67 #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
68 #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
69 #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
70 #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
71 #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
72 #define KVM_REG_MIPS_CP0_CONFIG6 MIPS_CP0_32(16, 6)
73 #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
74 #define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
75 #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
76 #define KVM_REG_MIPS_CP0_DIAG MIPS_CP0_32(22, 0)
77 #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
78 #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
79 #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
80 #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
81 #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
82 #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
83 #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
86 #define KVM_MAX_VCPUS 16
88 #define KVM_HALT_POLL_NS_DEFAULT 500000
90 extern unsigned long GUESTID_MASK
;
91 extern unsigned long GUESTID_FIRST_VERSION
;
92 extern unsigned long GUESTID_VERSION_MASK
;
94 #define KVM_INVALID_ADDR 0xdeadbeef
97 * EVA has overlapping user & kernel address spaces, so user VAs may be >
98 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
102 #define KVM_HVA_ERR_BAD (-1UL)
103 #define KVM_HVA_ERR_RO_BAD (-2UL)
105 static inline bool kvm_is_error_hva(unsigned long addr
)
107 return IS_ERR_VALUE(addr
);
111 struct kvm_vm_stat_generic generic
;
114 struct kvm_vcpu_stat
{
115 struct kvm_vcpu_stat_generic generic
;
120 u64 cop_unusable_exits
;
122 u64 tlbmiss_ld_exits
;
123 u64 tlbmiss_st_exits
;
124 u64 addrerr_st_exits
;
125 u64 addrerr_ld_exits
;
127 u64 resvd_inst_exits
;
128 u64 break_inst_exits
;
132 u64 msa_disabled_exits
;
133 u64 flush_dcache_exits
;
142 #ifdef CONFIG_CPU_LOONGSON64
147 struct kvm_arch_memory_slot
{
150 #ifdef CONFIG_CPU_LOONGSON64
159 struct loongson_kvm_ipi
;
161 struct ipi_io_device
{
163 struct loongson_kvm_ipi
*ipi
;
164 struct kvm_io_device device
;
167 struct loongson_kvm_ipi
{
170 struct ipi_state ipistate
[16];
171 struct ipi_io_device dev_ipi
[4];
176 /* Guest physical mm */
177 struct mm_struct gpa_mm
;
178 /* Mask of CPUs needing GPA ASID flush */
179 cpumask_t asid_flush_mask
;
180 #ifdef CONFIG_CPU_LOONGSON64
181 struct loongson_kvm_ipi ipi
;
185 #define N_MIPS_COPROC_REGS 32
186 #define N_MIPS_COPROC_SEL 8
189 unsigned long reg
[N_MIPS_COPROC_REGS
][N_MIPS_COPROC_SEL
];
190 #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
191 unsigned long stat
[N_MIPS_COPROC_REGS
][N_MIPS_COPROC_SEL
];
196 * Coprocessor 0 register names
198 #define MIPS_CP0_TLB_INDEX 0
199 #define MIPS_CP0_TLB_RANDOM 1
200 #define MIPS_CP0_TLB_LOW 2
201 #define MIPS_CP0_TLB_LO0 2
202 #define MIPS_CP0_TLB_LO1 3
203 #define MIPS_CP0_TLB_CONTEXT 4
204 #define MIPS_CP0_TLB_PG_MASK 5
205 #define MIPS_CP0_TLB_WIRED 6
206 #define MIPS_CP0_HWRENA 7
207 #define MIPS_CP0_BAD_VADDR 8
208 #define MIPS_CP0_COUNT 9
209 #define MIPS_CP0_TLB_HI 10
210 #define MIPS_CP0_COMPARE 11
211 #define MIPS_CP0_STATUS 12
212 #define MIPS_CP0_CAUSE 13
213 #define MIPS_CP0_EXC_PC 14
214 #define MIPS_CP0_PRID 15
215 #define MIPS_CP0_CONFIG 16
216 #define MIPS_CP0_LLADDR 17
217 #define MIPS_CP0_WATCH_LO 18
218 #define MIPS_CP0_WATCH_HI 19
219 #define MIPS_CP0_TLB_XCONTEXT 20
220 #define MIPS_CP0_DIAG 22
221 #define MIPS_CP0_ECC 26
222 #define MIPS_CP0_CACHE_ERR 27
223 #define MIPS_CP0_TAG_LO 28
224 #define MIPS_CP0_TAG_HI 29
225 #define MIPS_CP0_ERROR_PC 30
226 #define MIPS_CP0_DEBUG 23
227 #define MIPS_CP0_DEPC 24
228 #define MIPS_CP0_PERFCNT 25
229 #define MIPS_CP0_ERRCTL 26
230 #define MIPS_CP0_DATA_LO 28
231 #define MIPS_CP0_DATA_HI 29
232 #define MIPS_CP0_DESAVE 31
234 #define MIPS_CP0_CONFIG_SEL 0
235 #define MIPS_CP0_CONFIG1_SEL 1
236 #define MIPS_CP0_CONFIG2_SEL 2
237 #define MIPS_CP0_CONFIG3_SEL 3
238 #define MIPS_CP0_CONFIG4_SEL 4
239 #define MIPS_CP0_CONFIG5_SEL 5
241 #define MIPS_CP0_GUESTCTL2 10
242 #define MIPS_CP0_GUESTCTL2_SEL 5
243 #define MIPS_CP0_GTOFFSET 12
244 #define MIPS_CP0_GTOFFSET_SEL 7
247 #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
248 #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
250 #define RESUME_GUEST 0
251 #define RESUME_GUEST_DR RESUME_FLAG_DR
252 #define RESUME_HOST RESUME_FLAG_HOST
254 enum emulation_result
{
255 EMULATE_DONE
, /* no further processing */
256 EMULATE_DO_MMIO
, /* kvm_run filled with MMIO request */
257 EMULATE_FAIL
, /* can't emulate this instruction */
258 EMULATE_WAIT
, /* WAIT instruction */
260 EMULATE_EXCEPT
, /* A guest exception has been generated */
261 EMULATE_HYPERCALL
, /* HYPCALL instruction */
264 #if defined(CONFIG_64BIT)
265 #define VPN2_MASK GENMASK(cpu_vmbits - 1, 13)
267 #define VPN2_MASK 0xffffe000
269 #define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data)
270 #define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
271 #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
272 #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
273 #define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
274 #define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
275 #define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
276 #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
277 ((y) & VPN2_MASK & ~(x).tlb_mask))
278 #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
279 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
281 struct kvm_mips_tlb
{
287 #define KVM_MIPS_AUX_FPU 0x1
288 #define KVM_MIPS_AUX_MSA 0x2
290 struct kvm_vcpu_arch
{
292 int (*vcpu_run
)(struct kvm_vcpu
*vcpu
);
294 /* Host registers preserved across guest mode execution */
295 unsigned long host_stack
;
296 unsigned long host_gp
;
297 unsigned long host_pgd
;
298 unsigned long host_entryhi
;
300 /* Host CP0 registers used when handling exits from guest */
301 unsigned long host_cp0_badvaddr
;
302 unsigned long host_cp0_epc
;
304 u32 host_cp0_guestctl0
;
305 u32 host_cp0_badinstr
;
306 u32 host_cp0_badinstrp
;
309 unsigned long gprs
[32];
315 struct mips_fpu_struct fpu
;
316 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
317 unsigned int aux_inuse
;
320 struct mips_coproc cop0
;
322 /* Resume PC after MMIO completion */
324 /* GPR used as IO source/target */
327 struct hrtimer comparecount_timer
;
328 /* Count timer control KVM register */
330 /* Count bias from the raw time */
332 /* Frequency of timer in Hz */
334 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
337 ktime_t count_resume
;
338 /* Period of timer tick in ns */
341 /* Bitmask of exceptions that are pending */
342 unsigned long pending_exceptions
;
344 /* Bitmask of pending exceptions to be cleared */
345 unsigned long pending_exceptions_clr
;
347 /* Cache some mmu pages needed inside spinlock regions */
348 struct kvm_mmu_memory_cache mmu_page_cache
;
350 /* vcpu's vzguestid is different on each host cpu in an smp system */
351 u32 vzguestid
[NR_CPUS
];
353 /* wired guest TLB entries */
354 struct kvm_mips_tlb
*wired_tlb
;
355 unsigned int wired_tlb_limit
;
356 unsigned int wired_tlb_used
;
358 /* emulated guest MAAR registers */
359 unsigned long maar
[6];
361 /* Last CPU the VCPU state was loaded on */
363 /* Last CPU the VCPU actually executed guest code on */
373 static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg
,
378 __asm__
__volatile__(
380 " .set "MIPS_ISA_ARCH_LEVEL
" \n"
381 " "__stringify(LONG_LL
) " %0, %1 \n"
383 " "__stringify(LONG_SC
) " %0, %1 \n"
385 : "=&r" (temp
), "+m" (*reg
)
387 } while (unlikely(!temp
));
390 static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg
,
395 __asm__
__volatile__(
397 " .set "MIPS_ISA_ARCH_LEVEL
" \n"
398 " "__stringify(LONG_LL
) " %0, %1 \n"
400 " "__stringify(LONG_SC
) " %0, %1 \n"
402 : "=&r" (temp
), "+m" (*reg
)
404 } while (unlikely(!temp
));
407 static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg
,
408 unsigned long change
,
413 __asm__
__volatile__(
415 " .set "MIPS_ISA_ARCH_LEVEL
" \n"
416 " "__stringify(LONG_LL
) " %0, %1 \n"
419 " "__stringify(LONG_SC
) " %0, %1 \n"
421 : "=&r" (temp
), "+m" (*reg
)
422 : "r" (~change
), "r" (val
& change
));
423 } while (unlikely(!temp
));
426 /* Guest register types, used in accessor build below */
428 #define __KVMTl unsigned long
431 * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
432 * These operate on the saved guest C0 state in RAM.
435 /* Generate saved context simple accessors */
436 #define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
437 static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
439 return cop0->reg[(_reg)][(sel)]; \
441 static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
444 cop0->reg[(_reg)][(sel)] = val; \
447 /* Generate saved context bitwise modifiers */
448 #define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
449 static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
452 cop0->reg[(_reg)][(sel)] |= val; \
454 static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
457 cop0->reg[(_reg)][(sel)] &= ~val; \
459 static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
463 unsigned long _mask = mask; \
464 cop0->reg[(_reg)][(sel)] &= ~_mask; \
465 cop0->reg[(_reg)][(sel)] |= val & _mask; \
468 /* Generate saved context atomic bitwise modifiers */
469 #define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
470 static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
473 _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
475 static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
478 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
480 static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
484 _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
489 * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
490 * These operate on the VZ guest C0 context in hardware.
493 /* Generate VZ guest context simple accessors */
494 #define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
495 static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
497 return read_gc0_##name(); \
499 static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
502 write_gc0_##name(val); \
505 /* Generate VZ guest context bitwise modifiers */
506 #define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
507 static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
510 set_gc0_##name(val); \
512 static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
515 clear_gc0_##name(val); \
517 static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
521 change_gc0_##name(mask, val); \
524 /* Generate VZ guest context save/restore to/from saved context */
525 #define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
526 static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
528 write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
530 static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
532 cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
536 * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
537 * These wrap a set of operations to provide them with a different name.
540 /* Generate simple accessor wrapper */
541 #define __BUILD_KVM_RW_WRAP(name1, name2, type) \
542 static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
544 return kvm_read_##name2(cop0); \
546 static inline void kvm_write_##name1(struct mips_coproc *cop0, \
549 kvm_write_##name2(cop0, val); \
552 /* Generate bitwise modifier wrapper */
553 #define __BUILD_KVM_SET_WRAP(name1, name2, type) \
554 static inline void kvm_set_##name1(struct mips_coproc *cop0, \
557 kvm_set_##name2(cop0, val); \
559 static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
562 kvm_clear_##name2(cop0, val); \
564 static inline void kvm_change_##name1(struct mips_coproc *cop0, \
568 kvm_change_##name2(cop0, mask, val); \
572 * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
573 * These generate accessors operating on the saved context in RAM, and wrap them
574 * with the common guest C0 accessors (for use by common emulation code).
577 #define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
578 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
579 __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
581 #define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
582 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
583 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
585 #define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
586 __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
587 __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
590 * VZ (hardware assisted virtualisation)
591 * These macros use the active guest state in VZ mode (hardware registers),
595 * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
596 * These generate accessors operating on the VZ guest context in hardware, and
597 * wrap them with the common guest C0 accessors (for use by common emulation
600 * Accessors operating on the saved context in RAM are also generated to allow
601 * convenient explicit saving and restoring of the state.
604 #define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
605 __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
606 __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
607 __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
608 __BUILD_KVM_SAVE_VZ(name, _reg, sel)
610 #define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
611 __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
612 __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
613 __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
616 * We can't do atomic modifications of COP0 state if hardware can modify it.
617 * Races must be handled explicitly.
619 #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
622 * Define accessors for CP0 registers that are accessible to the guest. These
623 * are primarily used by common emulation code, which may need to access the
624 * registers differently depending on the implementation.
626 * fns_hw/sw name type reg num select
628 __BUILD_KVM_RW_HW(index
, 32, MIPS_CP0_TLB_INDEX
, 0)
629 __BUILD_KVM_RW_HW(entrylo0
, l
, MIPS_CP0_TLB_LO0
, 0)
630 __BUILD_KVM_RW_HW(entrylo1
, l
, MIPS_CP0_TLB_LO1
, 0)
631 __BUILD_KVM_RW_HW(context
, l
, MIPS_CP0_TLB_CONTEXT
, 0)
632 __BUILD_KVM_RW_HW(contextconfig
, 32, MIPS_CP0_TLB_CONTEXT
, 1)
633 __BUILD_KVM_RW_HW(userlocal
, l
, MIPS_CP0_TLB_CONTEXT
, 2)
634 __BUILD_KVM_RW_HW(xcontextconfig
, l
, MIPS_CP0_TLB_CONTEXT
, 3)
635 __BUILD_KVM_RW_HW(pagemask
, l
, MIPS_CP0_TLB_PG_MASK
, 0)
636 __BUILD_KVM_RW_HW(pagegrain
, 32, MIPS_CP0_TLB_PG_MASK
, 1)
637 __BUILD_KVM_RW_HW(segctl0
, l
, MIPS_CP0_TLB_PG_MASK
, 2)
638 __BUILD_KVM_RW_HW(segctl1
, l
, MIPS_CP0_TLB_PG_MASK
, 3)
639 __BUILD_KVM_RW_HW(segctl2
, l
, MIPS_CP0_TLB_PG_MASK
, 4)
640 __BUILD_KVM_RW_HW(pwbase
, l
, MIPS_CP0_TLB_PG_MASK
, 5)
641 __BUILD_KVM_RW_HW(pwfield
, l
, MIPS_CP0_TLB_PG_MASK
, 6)
642 __BUILD_KVM_RW_HW(pwsize
, l
, MIPS_CP0_TLB_PG_MASK
, 7)
643 __BUILD_KVM_RW_HW(wired
, 32, MIPS_CP0_TLB_WIRED
, 0)
644 __BUILD_KVM_RW_HW(pwctl
, 32, MIPS_CP0_TLB_WIRED
, 6)
645 __BUILD_KVM_RW_HW(hwrena
, 32, MIPS_CP0_HWRENA
, 0)
646 __BUILD_KVM_RW_HW(badvaddr
, l
, MIPS_CP0_BAD_VADDR
, 0)
647 __BUILD_KVM_RW_HW(badinstr
, 32, MIPS_CP0_BAD_VADDR
, 1)
648 __BUILD_KVM_RW_HW(badinstrp
, 32, MIPS_CP0_BAD_VADDR
, 2)
649 __BUILD_KVM_RW_SW(count
, 32, MIPS_CP0_COUNT
, 0)
650 __BUILD_KVM_RW_HW(entryhi
, l
, MIPS_CP0_TLB_HI
, 0)
651 __BUILD_KVM_RW_HW(compare
, 32, MIPS_CP0_COMPARE
, 0)
652 __BUILD_KVM_RW_HW(status
, 32, MIPS_CP0_STATUS
, 0)
653 __BUILD_KVM_RW_HW(intctl
, 32, MIPS_CP0_STATUS
, 1)
654 __BUILD_KVM_RW_HW(cause
, 32, MIPS_CP0_CAUSE
, 0)
655 __BUILD_KVM_RW_HW(epc
, l
, MIPS_CP0_EXC_PC
, 0)
656 __BUILD_KVM_RW_SW(prid
, 32, MIPS_CP0_PRID
, 0)
657 __BUILD_KVM_RW_HW(ebase
, l
, MIPS_CP0_PRID
, 1)
658 __BUILD_KVM_RW_HW(config
, 32, MIPS_CP0_CONFIG
, 0)
659 __BUILD_KVM_RW_HW(config1
, 32, MIPS_CP0_CONFIG
, 1)
660 __BUILD_KVM_RW_HW(config2
, 32, MIPS_CP0_CONFIG
, 2)
661 __BUILD_KVM_RW_HW(config3
, 32, MIPS_CP0_CONFIG
, 3)
662 __BUILD_KVM_RW_HW(config4
, 32, MIPS_CP0_CONFIG
, 4)
663 __BUILD_KVM_RW_HW(config5
, 32, MIPS_CP0_CONFIG
, 5)
664 __BUILD_KVM_RW_HW(config6
, 32, MIPS_CP0_CONFIG
, 6)
665 __BUILD_KVM_RW_HW(config7
, 32, MIPS_CP0_CONFIG
, 7)
666 __BUILD_KVM_RW_SW(maari
, l
, MIPS_CP0_LLADDR
, 2)
667 __BUILD_KVM_RW_HW(xcontext
, l
, MIPS_CP0_TLB_XCONTEXT
, 0)
668 __BUILD_KVM_RW_HW(errorepc
, l
, MIPS_CP0_ERROR_PC
, 0)
669 __BUILD_KVM_RW_HW(kscratch1
, l
, MIPS_CP0_DESAVE
, 2)
670 __BUILD_KVM_RW_HW(kscratch2
, l
, MIPS_CP0_DESAVE
, 3)
671 __BUILD_KVM_RW_HW(kscratch3
, l
, MIPS_CP0_DESAVE
, 4)
672 __BUILD_KVM_RW_HW(kscratch4
, l
, MIPS_CP0_DESAVE
, 5)
673 __BUILD_KVM_RW_HW(kscratch5
, l
, MIPS_CP0_DESAVE
, 6)
674 __BUILD_KVM_RW_HW(kscratch6
, l
, MIPS_CP0_DESAVE
, 7)
676 /* Bitwise operations (on HW state) */
677 __BUILD_KVM_SET_HW(status
, 32, MIPS_CP0_STATUS
, 0)
678 /* Cause can be modified asynchronously from hardirq hrtimer callback */
679 __BUILD_KVM_ATOMIC_HW(cause
, 32, MIPS_CP0_CAUSE
, 0)
680 __BUILD_KVM_SET_HW(ebase
, l
, MIPS_CP0_PRID
, 1)
682 /* Bitwise operations (on saved state) */
683 __BUILD_KVM_SET_SAVED(config
, 32, MIPS_CP0_CONFIG
, 0)
684 __BUILD_KVM_SET_SAVED(config1
, 32, MIPS_CP0_CONFIG
, 1)
685 __BUILD_KVM_SET_SAVED(config2
, 32, MIPS_CP0_CONFIG
, 2)
686 __BUILD_KVM_SET_SAVED(config3
, 32, MIPS_CP0_CONFIG
, 3)
687 __BUILD_KVM_SET_SAVED(config4
, 32, MIPS_CP0_CONFIG
, 4)
688 __BUILD_KVM_SET_SAVED(config5
, 32, MIPS_CP0_CONFIG
, 5)
692 static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch
*vcpu
)
694 return (!__builtin_constant_p(raw_cpu_has_fpu
) || raw_cpu_has_fpu
) &&
698 static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch
*vcpu
)
700 return kvm_mips_guest_can_have_fpu(vcpu
) &&
701 kvm_read_c0_guest_config1(&vcpu
->cop0
) & MIPS_CONF1_FP
;
704 static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch
*vcpu
)
706 return (!__builtin_constant_p(cpu_has_msa
) || cpu_has_msa
) &&
710 static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch
*vcpu
)
712 return kvm_mips_guest_can_have_msa(vcpu
) &&
713 kvm_read_c0_guest_config3(&vcpu
->cop0
) & MIPS_CONF3_MSA
;
716 struct kvm_mips_callbacks
{
717 int (*handle_cop_unusable
)(struct kvm_vcpu
*vcpu
);
718 int (*handle_tlb_mod
)(struct kvm_vcpu
*vcpu
);
719 int (*handle_tlb_ld_miss
)(struct kvm_vcpu
*vcpu
);
720 int (*handle_tlb_st_miss
)(struct kvm_vcpu
*vcpu
);
721 int (*handle_addr_err_st
)(struct kvm_vcpu
*vcpu
);
722 int (*handle_addr_err_ld
)(struct kvm_vcpu
*vcpu
);
723 int (*handle_syscall
)(struct kvm_vcpu
*vcpu
);
724 int (*handle_res_inst
)(struct kvm_vcpu
*vcpu
);
725 int (*handle_break
)(struct kvm_vcpu
*vcpu
);
726 int (*handle_trap
)(struct kvm_vcpu
*vcpu
);
727 int (*handle_msa_fpe
)(struct kvm_vcpu
*vcpu
);
728 int (*handle_fpe
)(struct kvm_vcpu
*vcpu
);
729 int (*handle_msa_disabled
)(struct kvm_vcpu
*vcpu
);
730 int (*handle_guest_exit
)(struct kvm_vcpu
*vcpu
);
731 int (*enable_virtualization_cpu
)(void);
732 void (*disable_virtualization_cpu
)(void);
733 int (*check_extension
)(struct kvm
*kvm
, long ext
);
734 int (*vcpu_init
)(struct kvm_vcpu
*vcpu
);
735 void (*vcpu_uninit
)(struct kvm_vcpu
*vcpu
);
736 int (*vcpu_setup
)(struct kvm_vcpu
*vcpu
);
737 void (*prepare_flush_shadow
)(struct kvm
*kvm
);
738 gpa_t (*gva_to_gpa
)(gva_t gva
);
739 void (*queue_timer_int
)(struct kvm_vcpu
*vcpu
);
740 void (*dequeue_timer_int
)(struct kvm_vcpu
*vcpu
);
741 void (*queue_io_int
)(struct kvm_vcpu
*vcpu
,
742 struct kvm_mips_interrupt
*irq
);
743 void (*dequeue_io_int
)(struct kvm_vcpu
*vcpu
,
744 struct kvm_mips_interrupt
*irq
);
745 int (*irq_deliver
)(struct kvm_vcpu
*vcpu
, unsigned int priority
,
747 int (*irq_clear
)(struct kvm_vcpu
*vcpu
, unsigned int priority
,
749 unsigned long (*num_regs
)(struct kvm_vcpu
*vcpu
);
750 int (*copy_reg_indices
)(struct kvm_vcpu
*vcpu
, u64 __user
*indices
);
751 int (*get_one_reg
)(struct kvm_vcpu
*vcpu
,
752 const struct kvm_one_reg
*reg
, s64
*v
);
753 int (*set_one_reg
)(struct kvm_vcpu
*vcpu
,
754 const struct kvm_one_reg
*reg
, s64 v
);
755 int (*vcpu_load
)(struct kvm_vcpu
*vcpu
, int cpu
);
756 int (*vcpu_put
)(struct kvm_vcpu
*vcpu
, int cpu
);
757 int (*vcpu_run
)(struct kvm_vcpu
*vcpu
);
758 void (*vcpu_reenter
)(struct kvm_vcpu
*vcpu
);
760 extern const struct kvm_mips_callbacks
* const kvm_mips_callbacks
;
761 int kvm_mips_emulation_init(void);
763 /* Debug: dump vcpu state */
764 int kvm_arch_vcpu_dump_regs(struct kvm_vcpu
*vcpu
);
766 extern int kvm_mips_handle_exit(struct kvm_vcpu
*vcpu
);
768 /* Building of entry/exception code */
769 int kvm_mips_entry_setup(void);
770 void *kvm_mips_build_vcpu_run(void *addr
);
771 void *kvm_mips_build_tlb_refill_exception(void *addr
, void *handler
);
772 void *kvm_mips_build_exception(void *addr
, void *handler
);
773 void *kvm_mips_build_exit(void *addr
);
775 /* FPU/MSA context management */
776 void __kvm_save_fpu(struct kvm_vcpu_arch
*vcpu
);
777 void __kvm_restore_fpu(struct kvm_vcpu_arch
*vcpu
);
778 void __kvm_restore_fcsr(struct kvm_vcpu_arch
*vcpu
);
779 void __kvm_save_msa(struct kvm_vcpu_arch
*vcpu
);
780 void __kvm_restore_msa(struct kvm_vcpu_arch
*vcpu
);
781 void __kvm_restore_msa_upper(struct kvm_vcpu_arch
*vcpu
);
782 void __kvm_restore_msacsr(struct kvm_vcpu_arch
*vcpu
);
783 void kvm_own_fpu(struct kvm_vcpu
*vcpu
);
784 void kvm_own_msa(struct kvm_vcpu
*vcpu
);
785 void kvm_drop_fpu(struct kvm_vcpu
*vcpu
);
786 void kvm_lose_fpu(struct kvm_vcpu
*vcpu
);
789 int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr
,
790 struct kvm_vcpu
*vcpu
, bool write_fault
);
792 int kvm_vz_host_tlb_inv(struct kvm_vcpu
*vcpu
, unsigned long entryhi
);
793 int kvm_vz_guest_tlb_lookup(struct kvm_vcpu
*vcpu
, unsigned long gva
,
795 void kvm_vz_local_flush_roottlb_all_guests(void);
796 void kvm_vz_local_flush_guesttlb_all(void);
797 void kvm_vz_save_guesttlb(struct kvm_mips_tlb
*buf
, unsigned int index
,
799 void kvm_vz_load_guesttlb(const struct kvm_mips_tlb
*buf
, unsigned int index
,
801 #ifdef CONFIG_CPU_LOONGSON64
802 void kvm_loongson_clear_guest_vtlb(void);
803 void kvm_loongson_clear_guest_ftlb(void);
808 bool kvm_mips_flush_gpa_pt(struct kvm
*kvm
, gfn_t start_gfn
, gfn_t end_gfn
);
809 int kvm_mips_mkclean_gpa_pt(struct kvm
*kvm
, gfn_t start_gfn
, gfn_t end_gfn
);
810 pgd_t
*kvm_pgd_alloc(void);
811 void kvm_mmu_free_memory_caches(struct kvm_vcpu
*vcpu
);
814 enum emulation_result
update_pc(struct kvm_vcpu
*vcpu
, u32 cause
);
815 int kvm_get_badinstr(u32
*opc
, struct kvm_vcpu
*vcpu
, u32
*out
);
816 int kvm_get_badinstrp(u32
*opc
, struct kvm_vcpu
*vcpu
, u32
*out
);
819 * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
820 * @vcpu: Virtual CPU.
822 * Returns: Whether the TLBL exception was likely due to an instruction
823 * fetch fault rather than a data load fault.
825 static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch
*vcpu
)
827 unsigned long badvaddr
= vcpu
->host_cp0_badvaddr
;
828 unsigned long epc
= msk_isa16_mode(vcpu
->pc
);
829 u32 cause
= vcpu
->host_cp0_cause
;
835 * Branches may be 32-bit or 16-bit instructions.
836 * This isn't exact, but we don't really support MIPS16 or microMIPS yet
839 if ((cause
& CAUSEF_BD
) && badvaddr
- epc
<= 4)
845 extern enum emulation_result
kvm_mips_complete_mmio_load(struct kvm_vcpu
*vcpu
);
847 u32
kvm_mips_read_count(struct kvm_vcpu
*vcpu
);
848 void kvm_mips_write_count(struct kvm_vcpu
*vcpu
, u32 count
);
849 void kvm_mips_write_compare(struct kvm_vcpu
*vcpu
, u32 compare
, bool ack
);
850 void kvm_mips_init_count(struct kvm_vcpu
*vcpu
, unsigned long count_hz
);
851 int kvm_mips_set_count_ctl(struct kvm_vcpu
*vcpu
, s64 count_ctl
);
852 int kvm_mips_set_count_resume(struct kvm_vcpu
*vcpu
, s64 count_resume
);
853 int kvm_mips_set_count_hz(struct kvm_vcpu
*vcpu
, s64 count_hz
);
854 void kvm_mips_count_enable_cause(struct kvm_vcpu
*vcpu
);
855 void kvm_mips_count_disable_cause(struct kvm_vcpu
*vcpu
);
856 enum hrtimer_restart
kvm_mips_count_timeout(struct kvm_vcpu
*vcpu
);
858 /* fairly internal functions requiring some care to use */
859 int kvm_mips_count_disabled(struct kvm_vcpu
*vcpu
);
860 ktime_t
kvm_mips_freeze_hrtimer(struct kvm_vcpu
*vcpu
, u32
*count
);
861 int kvm_mips_restore_hrtimer(struct kvm_vcpu
*vcpu
, ktime_t before
,
862 u32 count
, int min_drift
);
864 void kvm_vz_acquire_htimer(struct kvm_vcpu
*vcpu
);
865 void kvm_vz_lose_htimer(struct kvm_vcpu
*vcpu
);
867 enum emulation_result
kvm_mips_emulate_store(union mips_instruction inst
,
869 struct kvm_vcpu
*vcpu
);
870 enum emulation_result
kvm_mips_emulate_load(union mips_instruction inst
,
872 struct kvm_vcpu
*vcpu
);
875 enum emulation_result
kvm_mips_emul_wait(struct kvm_vcpu
*vcpu
);
877 /* Hypercalls (hypcall.c) */
879 enum emulation_result
kvm_mips_emul_hypcall(struct kvm_vcpu
*vcpu
,
880 union mips_instruction inst
);
881 int kvm_mips_handle_hypcall(struct kvm_vcpu
*vcpu
);
884 extern void kvm_mips_dump_stats(struct kvm_vcpu
*vcpu
);
885 extern unsigned long kvm_mips_get_ramsize(struct kvm
*kvm
);
886 extern int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu
*vcpu
,
887 struct kvm_mips_interrupt
*irq
);
889 static inline void kvm_arch_sync_events(struct kvm
*kvm
) {}
890 static inline void kvm_arch_free_memslot(struct kvm
*kvm
,
891 struct kvm_memory_slot
*slot
) {}
892 static inline void kvm_arch_memslots_updated(struct kvm
*kvm
, u64 gen
) {}
893 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu
*vcpu
) {}
894 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu
*vcpu
) {}
896 #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLBS
898 #endif /* __MIPS_KVM_HOST_H__ */