2 L 260 200 600 200 3 0 0 0 -1 -1
3 L 260 800 600 800 3 0 0 0 -1 -1
4 T 600 900 5 10 0 0 0 0 1
6 T 600 1100 5 10 0 0 0 0 1
8 T 600 1300 5 10 0 0 0 0 1
10 T 600 1500 5 10 0 0 0 0 1
12 T 600 1700 5 10 0 0 0 0 1
14 T 600 1900 5 10 0 0 0 0 1
16 T 600 2100 5 10 0 0 0 0 1
20 A 0 500 400 312 97 3 0 0 0 -1 -1
23 T 200 750 5 8 1 1 0 6 1
25 T 200 650 5 8 0 1 0 8 1
27 T 350 700 9 8 0 1 0 0 1
29 T 350 700 5 8 0 1 0 2 1
34 T 200 350 5 8 1 1 0 6 1
36 T 200 250 5 8 0 1 0 8 1
38 T 350 300 9 8 0 1 0 0 1
40 T 350 300 5 8 0 1 0 2 1
43 P 1300 500 988 500 1 0 0
45 T 1100 550 5 8 1 1 0 0 1
47 T 1100 450 5 8 0 1 0 2 1
49 T 950 500 9 8 0 1 0 6 1
51 T 950 500 5 8 0 1 0 8 1
54 A 600 600 400 270 76 3 0 0 0 -1 -1
55 A 600 400 400 14 76 3 0 0 0 -1 -1
56 T 300 900 8 10 1 1 0 0 1
58 T 600 2300 5 10 0 0 0 0 1
60 T 600 2500 5 10 0 0 0 0 1
61 description=4 OR gates with 2 inputs
62 T 600 2700 5 10 0 0 0 0 1
64 T 600 2900 5 10 0 0 0 0 1
66 T 600 3100 5 10 0 0 0 0 1
67 documentation=http://www-s.ti.com/sc/ds/sn74hc32.pdf