2 * Device Tree Source for OMAP3 clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 virt_16_8m_ck: virt_16_8m_ck {
13 compatible = "fixed-clock";
14 clock-frequency = <16800000>;
17 osc_sys_ck: osc_sys_ck {
19 compatible = "ti,mux-clock";
20 clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck>, <&virt_16_8m_ck>;
26 compatible = "ti,divider-clock";
27 clocks = <&osc_sys_ck>;
31 ti,index-starts-at-one;
34 sys_clkout1: sys_clkout1 {
36 compatible = "ti,gate-clock";
37 clocks = <&osc_sys_ck>;
42 dpll3_x2_ck: dpll3_x2_ck {
44 compatible = "fixed-factor-clock";
50 dpll3_m2x2_ck: dpll3_m2x2_ck {
52 compatible = "fixed-factor-clock";
53 clocks = <&dpll3_m2_ck>;
58 dpll4_x2_ck: dpll4_x2_ck {
60 compatible = "fixed-factor-clock";
66 corex2_fck: corex2_fck {
68 compatible = "fixed-factor-clock";
69 clocks = <&dpll3_m2x2_ck>;
74 wkup_l4_ick: wkup_l4_ick {
76 compatible = "fixed-factor-clock";
83 mcbsp5_mux_fck: mcbsp5_mux_fck {
85 compatible = "ti,composite-mux-clock";
86 clocks = <&core_96m_fck>, <&mcbsp_clks>;
91 mcbsp5_fck: mcbsp5_fck {
93 compatible = "ti,composite-clock";
94 clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>;
97 mcbsp1_mux_fck: mcbsp1_mux_fck {
99 compatible = "ti,composite-mux-clock";
100 clocks = <&core_96m_fck>, <&mcbsp_clks>;
105 mcbsp1_fck: mcbsp1_fck {
107 compatible = "ti,composite-clock";
108 clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>;
111 mcbsp2_mux_fck: mcbsp2_mux_fck {
113 compatible = "ti,composite-mux-clock";
114 clocks = <&per_96m_fck>, <&mcbsp_clks>;
119 mcbsp2_fck: mcbsp2_fck {
121 compatible = "ti,composite-clock";
122 clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>;
125 mcbsp3_mux_fck: mcbsp3_mux_fck {
127 compatible = "ti,composite-mux-clock";
128 clocks = <&per_96m_fck>, <&mcbsp_clks>;
132 mcbsp3_fck: mcbsp3_fck {
134 compatible = "ti,composite-clock";
135 clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>;
138 mcbsp4_mux_fck: mcbsp4_mux_fck {
140 compatible = "ti,composite-mux-clock";
141 clocks = <&per_96m_fck>, <&mcbsp_clks>;
146 mcbsp4_fck: mcbsp4_fck {
148 compatible = "ti,composite-clock";
149 clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>;
153 dummy_apb_pclk: dummy_apb_pclk {
155 compatible = "fixed-clock";
156 clock-frequency = <0x0>;
159 omap_32k_fck: omap_32k_fck {
161 compatible = "fixed-clock";
162 clock-frequency = <32768>;
165 virt_12m_ck: virt_12m_ck {
167 compatible = "fixed-clock";
168 clock-frequency = <12000000>;
171 virt_13m_ck: virt_13m_ck {
173 compatible = "fixed-clock";
174 clock-frequency = <13000000>;
177 virt_19200000_ck: virt_19200000_ck {
179 compatible = "fixed-clock";
180 clock-frequency = <19200000>;
183 virt_26000000_ck: virt_26000000_ck {
185 compatible = "fixed-clock";
186 clock-frequency = <26000000>;
189 virt_38_4m_ck: virt_38_4m_ck {
191 compatible = "fixed-clock";
192 clock-frequency = <38400000>;
197 compatible = "ti,omap3-dpll-per-clock";
198 clocks = <&sys_ck>, <&sys_ck>;
199 reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>;
202 dpll4_m2_ck: dpll4_m2_ck {
204 compatible = "ti,divider-clock";
205 clocks = <&dpll4_ck>;
208 ti,index-starts-at-one;
211 dpll4_m2x2_mul_ck: dpll4_m2x2_mul_ck {
213 compatible = "fixed-factor-clock";
214 clocks = <&dpll4_m2_ck>;
219 dpll4_m2x2_ck: dpll4_m2x2_ck {
221 compatible = "ti,gate-clock";
222 clocks = <&dpll4_m2x2_mul_ck>;
223 ti,bit-shift = <0x1b>;
225 ti,set-bit-to-disable;
228 omap_96m_alwon_fck: omap_96m_alwon_fck {
230 compatible = "fixed-factor-clock";
231 clocks = <&dpll4_m2x2_ck>;
238 compatible = "ti,omap3-dpll-core-clock";
239 clocks = <&sys_ck>, <&sys_ck>;
240 reg = <0x0d00>, <0x0d20>, <0x0d40>, <0x0d30>;
243 dpll3_m3_ck: dpll3_m3_ck {
245 compatible = "ti,divider-clock";
246 clocks = <&dpll3_ck>;
250 ti,index-starts-at-one;
253 dpll3_m3x2_mul_ck: dpll3_m3x2_mul_ck {
255 compatible = "fixed-factor-clock";
256 clocks = <&dpll3_m3_ck>;
261 dpll3_m3x2_ck: dpll3_m3x2_ck {
263 compatible = "ti,gate-clock";
264 clocks = <&dpll3_m3x2_mul_ck>;
265 ti,bit-shift = <0xc>;
267 ti,set-bit-to-disable;
270 emu_core_alwon_ck: emu_core_alwon_ck {
272 compatible = "fixed-factor-clock";
273 clocks = <&dpll3_m3x2_ck>;
278 sys_altclk: sys_altclk {
280 compatible = "fixed-clock";
281 clock-frequency = <0x0>;
284 mcbsp_clks: mcbsp_clks {
286 compatible = "fixed-clock";
287 clock-frequency = <0x0>;
290 dpll3_m2_ck: dpll3_m2_ck {
292 compatible = "ti,divider-clock";
293 clocks = <&dpll3_ck>;
297 ti,index-starts-at-one;
302 compatible = "fixed-factor-clock";
303 clocks = <&dpll3_m2_ck>;
308 dpll1_fck: dpll1_fck {
310 compatible = "ti,divider-clock";
315 ti,index-starts-at-one;
320 compatible = "ti,omap3-dpll-clock";
321 clocks = <&sys_ck>, <&dpll1_fck>;
322 reg = <0x0904>, <0x0924>, <0x0940>, <0x0934>;
325 dpll1_x2_ck: dpll1_x2_ck {
327 compatible = "fixed-factor-clock";
328 clocks = <&dpll1_ck>;
333 dpll1_x2m2_ck: dpll1_x2m2_ck {
335 compatible = "ti,divider-clock";
336 clocks = <&dpll1_x2_ck>;
339 ti,index-starts-at-one;
342 cm_96m_fck: cm_96m_fck {
344 compatible = "fixed-factor-clock";
345 clocks = <&omap_96m_alwon_fck>;
350 omap_96m_fck: omap_96m_fck {
352 compatible = "ti,mux-clock";
353 clocks = <&cm_96m_fck>, <&sys_ck>;
358 dpll4_m3_ck: dpll4_m3_ck {
360 compatible = "ti,divider-clock";
361 clocks = <&dpll4_ck>;
365 ti,index-starts-at-one;
368 dpll4_m3x2_mul_ck: dpll4_m3x2_mul_ck {
370 compatible = "fixed-factor-clock";
371 clocks = <&dpll4_m3_ck>;
376 dpll4_m3x2_ck: dpll4_m3x2_ck {
378 compatible = "ti,gate-clock";
379 clocks = <&dpll4_m3x2_mul_ck>;
380 ti,bit-shift = <0x1c>;
382 ti,set-bit-to-disable;
385 omap_54m_fck: omap_54m_fck {
387 compatible = "ti,mux-clock";
388 clocks = <&dpll4_m3x2_ck>, <&sys_altclk>;
393 cm_96m_d2_fck: cm_96m_d2_fck {
395 compatible = "fixed-factor-clock";
396 clocks = <&cm_96m_fck>;
401 omap_48m_fck: omap_48m_fck {
403 compatible = "ti,mux-clock";
404 clocks = <&cm_96m_d2_fck>, <&sys_altclk>;
409 omap_12m_fck: omap_12m_fck {
411 compatible = "fixed-factor-clock";
412 clocks = <&omap_48m_fck>;
417 dpll4_m4_ck: dpll4_m4_ck {
419 compatible = "ti,divider-clock";
420 clocks = <&dpll4_ck>;
423 ti,index-starts-at-one;
426 dpll4_m4x2_mul_ck: dpll4_m4x2_mul_ck {
428 compatible = "ti,fixed-factor-clock";
429 clocks = <&dpll4_m4_ck>;
435 dpll4_m4x2_ck: dpll4_m4x2_ck {
437 compatible = "ti,gate-clock";
438 clocks = <&dpll4_m4x2_mul_ck>;
439 ti,bit-shift = <0x1d>;
441 ti,set-bit-to-disable;
445 dpll4_m5_ck: dpll4_m5_ck {
447 compatible = "ti,divider-clock";
448 clocks = <&dpll4_ck>;
451 ti,index-starts-at-one;
454 dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck {
456 compatible = "ti,fixed-factor-clock";
457 clocks = <&dpll4_m5_ck>;
463 dpll4_m5x2_ck: dpll4_m5x2_ck {
465 compatible = "ti,gate-clock";
466 clocks = <&dpll4_m5x2_mul_ck>;
467 ti,bit-shift = <0x1e>;
469 ti,set-bit-to-disable;
473 dpll4_m6_ck: dpll4_m6_ck {
475 compatible = "ti,divider-clock";
476 clocks = <&dpll4_ck>;
480 ti,index-starts-at-one;
483 dpll4_m6x2_mul_ck: dpll4_m6x2_mul_ck {
485 compatible = "fixed-factor-clock";
486 clocks = <&dpll4_m6_ck>;
491 dpll4_m6x2_ck: dpll4_m6x2_ck {
493 compatible = "ti,gate-clock";
494 clocks = <&dpll4_m6x2_mul_ck>;
495 ti,bit-shift = <0x1f>;
497 ti,set-bit-to-disable;
500 emu_per_alwon_ck: emu_per_alwon_ck {
502 compatible = "fixed-factor-clock";
503 clocks = <&dpll4_m6x2_ck>;
508 clkout2_src_gate_ck: clkout2_src_gate_ck {
510 compatible = "ti,composite-no-wait-gate-clock";
516 clkout2_src_mux_ck: clkout2_src_mux_ck {
518 compatible = "ti,composite-mux-clock";
519 clocks = <&core_ck>, <&sys_ck>, <&cm_96m_fck>, <&omap_54m_fck>;
523 clkout2_src_ck: clkout2_src_ck {
525 compatible = "ti,composite-clock";
526 clocks = <&clkout2_src_gate_ck>, <&clkout2_src_mux_ck>;
529 sys_clkout2: sys_clkout2 {
531 compatible = "ti,divider-clock";
532 clocks = <&clkout2_src_ck>;
536 ti,index-power-of-two;
541 compatible = "fixed-factor-clock";
542 clocks = <&dpll1_x2m2_ck>;
549 compatible = "ti,divider-clock";
555 emu_mpu_alwon_ck: emu_mpu_alwon_ck {
557 compatible = "fixed-factor-clock";
565 compatible = "ti,divider-clock";
569 ti,index-starts-at-one;
574 compatible = "ti,divider-clock";
579 ti,index-starts-at-one;
584 compatible = "ti,divider-clock";
589 ti,index-starts-at-one;
592 gpt10_gate_fck: gpt10_gate_fck {
594 compatible = "ti,composite-gate-clock";
600 gpt10_mux_fck: gpt10_mux_fck {
602 compatible = "ti,composite-mux-clock";
603 clocks = <&omap_32k_fck>, <&sys_ck>;
608 gpt10_fck: gpt10_fck {
610 compatible = "ti,composite-clock";
611 clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>;
614 gpt11_gate_fck: gpt11_gate_fck {
616 compatible = "ti,composite-gate-clock";
622 gpt11_mux_fck: gpt11_mux_fck {
624 compatible = "ti,composite-mux-clock";
625 clocks = <&omap_32k_fck>, <&sys_ck>;
630 gpt11_fck: gpt11_fck {
632 compatible = "ti,composite-clock";
633 clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>;
636 core_96m_fck: core_96m_fck {
638 compatible = "fixed-factor-clock";
639 clocks = <&omap_96m_fck>;
644 mmchs2_fck: mmchs2_fck {
646 compatible = "ti,wait-gate-clock";
647 clocks = <&core_96m_fck>;
652 mmchs1_fck: mmchs1_fck {
654 compatible = "ti,wait-gate-clock";
655 clocks = <&core_96m_fck>;
662 compatible = "ti,wait-gate-clock";
663 clocks = <&core_96m_fck>;
670 compatible = "ti,wait-gate-clock";
671 clocks = <&core_96m_fck>;
678 compatible = "ti,wait-gate-clock";
679 clocks = <&core_96m_fck>;
684 mcbsp5_gate_fck: mcbsp5_gate_fck {
686 compatible = "ti,composite-gate-clock";
687 clocks = <&mcbsp_clks>;
692 mcbsp1_gate_fck: mcbsp1_gate_fck {
694 compatible = "ti,composite-gate-clock";
695 clocks = <&mcbsp_clks>;
700 core_48m_fck: core_48m_fck {
702 compatible = "fixed-factor-clock";
703 clocks = <&omap_48m_fck>;
708 mcspi4_fck: mcspi4_fck {
710 compatible = "ti,wait-gate-clock";
711 clocks = <&core_48m_fck>;
716 mcspi3_fck: mcspi3_fck {
718 compatible = "ti,wait-gate-clock";
719 clocks = <&core_48m_fck>;
724 mcspi2_fck: mcspi2_fck {
726 compatible = "ti,wait-gate-clock";
727 clocks = <&core_48m_fck>;
732 mcspi1_fck: mcspi1_fck {
734 compatible = "ti,wait-gate-clock";
735 clocks = <&core_48m_fck>;
740 uart2_fck: uart2_fck {
742 compatible = "ti,wait-gate-clock";
743 clocks = <&core_48m_fck>;
748 uart1_fck: uart1_fck {
750 compatible = "ti,wait-gate-clock";
751 clocks = <&core_48m_fck>;
756 core_12m_fck: core_12m_fck {
758 compatible = "fixed-factor-clock";
759 clocks = <&omap_12m_fck>;
766 compatible = "ti,wait-gate-clock";
767 clocks = <&core_12m_fck>;
772 core_l3_ick: core_l3_ick {
774 compatible = "fixed-factor-clock";
782 compatible = "ti,wait-gate-clock";
783 clocks = <&core_l3_ick>;
790 compatible = "fixed-factor-clock";
791 clocks = <&core_l3_ick>;
796 core_l4_ick: core_l4_ick {
798 compatible = "fixed-factor-clock";
804 mmchs2_ick: mmchs2_ick {
806 compatible = "ti,omap3-interface-clock";
807 clocks = <&core_l4_ick>;
812 mmchs1_ick: mmchs1_ick {
814 compatible = "ti,omap3-interface-clock";
815 clocks = <&core_l4_ick>;
822 compatible = "ti,omap3-interface-clock";
823 clocks = <&core_l4_ick>;
828 mcspi4_ick: mcspi4_ick {
830 compatible = "ti,omap3-interface-clock";
831 clocks = <&core_l4_ick>;
836 mcspi3_ick: mcspi3_ick {
838 compatible = "ti,omap3-interface-clock";
839 clocks = <&core_l4_ick>;
844 mcspi2_ick: mcspi2_ick {
846 compatible = "ti,omap3-interface-clock";
847 clocks = <&core_l4_ick>;
852 mcspi1_ick: mcspi1_ick {
854 compatible = "ti,omap3-interface-clock";
855 clocks = <&core_l4_ick>;
862 compatible = "ti,omap3-interface-clock";
863 clocks = <&core_l4_ick>;
870 compatible = "ti,omap3-interface-clock";
871 clocks = <&core_l4_ick>;
878 compatible = "ti,omap3-interface-clock";
879 clocks = <&core_l4_ick>;
884 uart2_ick: uart2_ick {
886 compatible = "ti,omap3-interface-clock";
887 clocks = <&core_l4_ick>;
892 uart1_ick: uart1_ick {
894 compatible = "ti,omap3-interface-clock";
895 clocks = <&core_l4_ick>;
900 gpt11_ick: gpt11_ick {
902 compatible = "ti,omap3-interface-clock";
903 clocks = <&core_l4_ick>;
908 gpt10_ick: gpt10_ick {
910 compatible = "ti,omap3-interface-clock";
911 clocks = <&core_l4_ick>;
916 mcbsp5_ick: mcbsp5_ick {
918 compatible = "ti,omap3-interface-clock";
919 clocks = <&core_l4_ick>;
924 mcbsp1_ick: mcbsp1_ick {
926 compatible = "ti,omap3-interface-clock";
927 clocks = <&core_l4_ick>;
932 omapctrl_ick: omapctrl_ick {
934 compatible = "ti,omap3-interface-clock";
935 clocks = <&core_l4_ick>;
940 dss_tv_fck: dss_tv_fck {
942 compatible = "ti,gate-clock";
943 clocks = <&omap_54m_fck>;
948 dss_96m_fck: dss_96m_fck {
950 compatible = "ti,gate-clock";
951 clocks = <&omap_96m_fck>;
956 dss2_alwon_fck: dss2_alwon_fck {
958 compatible = "ti,gate-clock";
966 compatible = "fixed-clock";
967 clock-frequency = <0>;
970 gpt1_gate_fck: gpt1_gate_fck {
972 compatible = "ti,composite-gate-clock";
978 gpt1_mux_fck: gpt1_mux_fck {
980 compatible = "ti,composite-mux-clock";
981 clocks = <&omap_32k_fck>, <&sys_ck>;
987 compatible = "ti,composite-clock";
988 clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>;
993 compatible = "ti,omap3-interface-clock";
994 clocks = <&core_l4_ick>;
999 wkup_32k_fck: wkup_32k_fck {
1001 compatible = "fixed-factor-clock";
1002 clocks = <&omap_32k_fck>;
1007 gpio1_dbck: gpio1_dbck {
1009 compatible = "ti,gate-clock";
1010 clocks = <&wkup_32k_fck>;
1015 sha12_ick: sha12_ick {
1017 compatible = "ti,omap3-interface-clock";
1018 clocks = <&core_l4_ick>;
1020 ti,bit-shift = <27>;
1023 wdt2_fck: wdt2_fck {
1025 compatible = "ti,wait-gate-clock";
1026 clocks = <&wkup_32k_fck>;
1031 wdt2_ick: wdt2_ick {
1033 compatible = "ti,omap3-interface-clock";
1034 clocks = <&wkup_l4_ick>;
1039 wdt1_ick: wdt1_ick {
1041 compatible = "ti,omap3-interface-clock";
1042 clocks = <&wkup_l4_ick>;
1047 gpio1_ick: gpio1_ick {
1049 compatible = "ti,omap3-interface-clock";
1050 clocks = <&wkup_l4_ick>;
1055 omap_32ksync_ick: omap_32ksync_ick {
1057 compatible = "ti,omap3-interface-clock";
1058 clocks = <&wkup_l4_ick>;
1063 gpt12_ick: gpt12_ick {
1065 compatible = "ti,omap3-interface-clock";
1066 clocks = <&wkup_l4_ick>;
1071 gpt1_ick: gpt1_ick {
1073 compatible = "ti,omap3-interface-clock";
1074 clocks = <&wkup_l4_ick>;
1079 per_96m_fck: per_96m_fck {
1081 compatible = "fixed-factor-clock";
1082 clocks = <&omap_96m_alwon_fck>;
1087 per_48m_fck: per_48m_fck {
1089 compatible = "fixed-factor-clock";
1090 clocks = <&omap_48m_fck>;
1095 uart3_fck: uart3_fck {
1097 compatible = "ti,wait-gate-clock";
1098 clocks = <&per_48m_fck>;
1100 ti,bit-shift = <11>;
1103 gpt2_gate_fck: gpt2_gate_fck {
1105 compatible = "ti,composite-gate-clock";
1111 gpt2_mux_fck: gpt2_mux_fck {
1113 compatible = "ti,composite-mux-clock";
1114 clocks = <&omap_32k_fck>, <&sys_ck>;
1118 gpt2_fck: gpt2_fck {
1120 compatible = "ti,composite-clock";
1121 clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>;
1124 gpt3_gate_fck: gpt3_gate_fck {
1126 compatible = "ti,composite-gate-clock";
1132 gpt3_mux_fck: gpt3_mux_fck {
1134 compatible = "ti,composite-mux-clock";
1135 clocks = <&omap_32k_fck>, <&sys_ck>;
1140 gpt3_fck: gpt3_fck {
1142 compatible = "ti,composite-clock";
1143 clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>;
1146 gpt4_gate_fck: gpt4_gate_fck {
1148 compatible = "ti,composite-gate-clock";
1154 gpt4_mux_fck: gpt4_mux_fck {
1156 compatible = "ti,composite-mux-clock";
1157 clocks = <&omap_32k_fck>, <&sys_ck>;
1162 gpt4_fck: gpt4_fck {
1164 compatible = "ti,composite-clock";
1165 clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>;
1168 gpt5_gate_fck: gpt5_gate_fck {
1170 compatible = "ti,composite-gate-clock";
1176 gpt5_mux_fck: gpt5_mux_fck {
1178 compatible = "ti,composite-mux-clock";
1179 clocks = <&omap_32k_fck>, <&sys_ck>;
1184 gpt5_fck: gpt5_fck {
1186 compatible = "ti,composite-clock";
1187 clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>;
1190 gpt6_gate_fck: gpt6_gate_fck {
1192 compatible = "ti,composite-gate-clock";
1198 gpt6_mux_fck: gpt6_mux_fck {
1200 compatible = "ti,composite-mux-clock";
1201 clocks = <&omap_32k_fck>, <&sys_ck>;
1206 gpt6_fck: gpt6_fck {
1208 compatible = "ti,composite-clock";
1209 clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>;
1212 gpt7_gate_fck: gpt7_gate_fck {
1214 compatible = "ti,composite-gate-clock";
1220 gpt7_mux_fck: gpt7_mux_fck {
1222 compatible = "ti,composite-mux-clock";
1223 clocks = <&omap_32k_fck>, <&sys_ck>;
1228 gpt7_fck: gpt7_fck {
1230 compatible = "ti,composite-clock";
1231 clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>;
1234 gpt8_gate_fck: gpt8_gate_fck {
1236 compatible = "ti,composite-gate-clock";
1242 gpt8_mux_fck: gpt8_mux_fck {
1244 compatible = "ti,composite-mux-clock";
1245 clocks = <&omap_32k_fck>, <&sys_ck>;
1250 gpt8_fck: gpt8_fck {
1252 compatible = "ti,composite-clock";
1253 clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>;
1256 gpt9_gate_fck: gpt9_gate_fck {
1258 compatible = "ti,composite-gate-clock";
1260 ti,bit-shift = <10>;
1264 gpt9_mux_fck: gpt9_mux_fck {
1266 compatible = "ti,composite-mux-clock";
1267 clocks = <&omap_32k_fck>, <&sys_ck>;
1272 gpt9_fck: gpt9_fck {
1274 compatible = "ti,composite-clock";
1275 clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>;
1278 per_32k_alwon_fck: per_32k_alwon_fck {
1280 compatible = "fixed-factor-clock";
1281 clocks = <&omap_32k_fck>;
1286 gpio6_dbck: gpio6_dbck {
1288 compatible = "ti,gate-clock";
1289 clocks = <&per_32k_alwon_fck>;
1291 ti,bit-shift = <17>;
1294 gpio5_dbck: gpio5_dbck {
1296 compatible = "ti,gate-clock";
1297 clocks = <&per_32k_alwon_fck>;
1299 ti,bit-shift = <16>;
1302 gpio4_dbck: gpio4_dbck {
1304 compatible = "ti,gate-clock";
1305 clocks = <&per_32k_alwon_fck>;
1307 ti,bit-shift = <15>;
1310 gpio3_dbck: gpio3_dbck {
1312 compatible = "ti,gate-clock";
1313 clocks = <&per_32k_alwon_fck>;
1315 ti,bit-shift = <14>;
1318 gpio2_dbck: gpio2_dbck {
1320 compatible = "ti,gate-clock";
1321 clocks = <&per_32k_alwon_fck>;
1323 ti,bit-shift = <13>;
1326 wdt3_fck: wdt3_fck {
1328 compatible = "ti,wait-gate-clock";
1329 clocks = <&per_32k_alwon_fck>;
1331 ti,bit-shift = <12>;
1334 per_l4_ick: per_l4_ick {
1336 compatible = "fixed-factor-clock";
1342 gpio6_ick: gpio6_ick {
1344 compatible = "ti,omap3-interface-clock";
1345 clocks = <&per_l4_ick>;
1347 ti,bit-shift = <17>;
1350 gpio5_ick: gpio5_ick {
1352 compatible = "ti,omap3-interface-clock";
1353 clocks = <&per_l4_ick>;
1355 ti,bit-shift = <16>;
1358 gpio4_ick: gpio4_ick {
1360 compatible = "ti,omap3-interface-clock";
1361 clocks = <&per_l4_ick>;
1363 ti,bit-shift = <15>;
1366 gpio3_ick: gpio3_ick {
1368 compatible = "ti,omap3-interface-clock";
1369 clocks = <&per_l4_ick>;
1371 ti,bit-shift = <14>;
1374 gpio2_ick: gpio2_ick {
1376 compatible = "ti,omap3-interface-clock";
1377 clocks = <&per_l4_ick>;
1379 ti,bit-shift = <13>;
1382 wdt3_ick: wdt3_ick {
1384 compatible = "ti,omap3-interface-clock";
1385 clocks = <&per_l4_ick>;
1387 ti,bit-shift = <12>;
1390 uart3_ick: uart3_ick {
1392 compatible = "ti,omap3-interface-clock";
1393 clocks = <&per_l4_ick>;
1395 ti,bit-shift = <11>;
1398 uart4_ick: uart4_ick {
1400 compatible = "ti,omap3-interface-clock";
1401 clocks = <&per_l4_ick>;
1403 ti,bit-shift = <18>;
1406 gpt9_ick: gpt9_ick {
1408 compatible = "ti,omap3-interface-clock";
1409 clocks = <&per_l4_ick>;
1411 ti,bit-shift = <10>;
1414 gpt8_ick: gpt8_ick {
1416 compatible = "ti,omap3-interface-clock";
1417 clocks = <&per_l4_ick>;
1422 gpt7_ick: gpt7_ick {
1424 compatible = "ti,omap3-interface-clock";
1425 clocks = <&per_l4_ick>;
1430 gpt6_ick: gpt6_ick {
1432 compatible = "ti,omap3-interface-clock";
1433 clocks = <&per_l4_ick>;
1438 gpt5_ick: gpt5_ick {
1440 compatible = "ti,omap3-interface-clock";
1441 clocks = <&per_l4_ick>;
1446 gpt4_ick: gpt4_ick {
1448 compatible = "ti,omap3-interface-clock";
1449 clocks = <&per_l4_ick>;
1454 gpt3_ick: gpt3_ick {
1456 compatible = "ti,omap3-interface-clock";
1457 clocks = <&per_l4_ick>;
1462 gpt2_ick: gpt2_ick {
1464 compatible = "ti,omap3-interface-clock";
1465 clocks = <&per_l4_ick>;
1470 mcbsp2_ick: mcbsp2_ick {
1472 compatible = "ti,omap3-interface-clock";
1473 clocks = <&per_l4_ick>;
1478 mcbsp3_ick: mcbsp3_ick {
1480 compatible = "ti,omap3-interface-clock";
1481 clocks = <&per_l4_ick>;
1486 mcbsp4_ick: mcbsp4_ick {
1488 compatible = "ti,omap3-interface-clock";
1489 clocks = <&per_l4_ick>;
1494 mcbsp2_gate_fck: mcbsp2_gate_fck {
1496 compatible = "ti,composite-gate-clock";
1497 clocks = <&mcbsp_clks>;
1502 mcbsp3_gate_fck: mcbsp3_gate_fck {
1504 compatible = "ti,composite-gate-clock";
1505 clocks = <&mcbsp_clks>;
1510 mcbsp4_gate_fck: mcbsp4_gate_fck {
1512 compatible = "ti,composite-gate-clock";
1513 clocks = <&mcbsp_clks>;
1518 emu_src_mux_ck: emu_src_mux_ck {
1520 compatible = "ti,mux-clock";
1521 clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
1525 emu_src_ck: emu_src_ck {
1527 compatible = "ti,clkdm-gate-clock";
1528 clocks = <&emu_src_mux_ck>;
1531 pclk_fck: pclk_fck {
1533 compatible = "ti,divider-clock";
1534 clocks = <&emu_src_ck>;
1538 ti,index-starts-at-one;
1541 pclkx2_fck: pclkx2_fck {
1543 compatible = "ti,divider-clock";
1544 clocks = <&emu_src_ck>;
1548 ti,index-starts-at-one;
1551 atclk_fck: atclk_fck {
1553 compatible = "ti,divider-clock";
1554 clocks = <&emu_src_ck>;
1558 ti,index-starts-at-one;
1561 traceclk_src_fck: traceclk_src_fck {
1563 compatible = "ti,mux-clock";
1564 clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>;
1569 traceclk_fck: traceclk_fck {
1571 compatible = "ti,divider-clock";
1572 clocks = <&traceclk_src_fck>;
1573 ti,bit-shift = <11>;
1576 ti,index-starts-at-one;
1579 secure_32k_fck: secure_32k_fck {
1581 compatible = "fixed-clock";
1582 clock-frequency = <32768>;
1585 gpt12_fck: gpt12_fck {
1587 compatible = "fixed-factor-clock";
1588 clocks = <&secure_32k_fck>;
1593 wdt1_fck: wdt1_fck {
1595 compatible = "fixed-factor-clock";
1596 clocks = <&secure_32k_fck>;
1603 core_l3_clkdm: core_l3_clkdm {
1604 compatible = "ti,clockdomain";
1605 clocks = <&sdrc_ick>;
1608 dpll3_clkdm: dpll3_clkdm {
1609 compatible = "ti,clockdomain";
1610 clocks = <&dpll3_ck>;
1613 dpll1_clkdm: dpll1_clkdm {
1614 compatible = "ti,clockdomain";
1615 clocks = <&dpll1_ck>;
1618 per_clkdm: per_clkdm {
1619 compatible = "ti,clockdomain";
1620 clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>,
1621 <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>,
1622 <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>,
1623 <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>,
1624 <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>,
1625 <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>,
1626 <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>,
1630 emu_clkdm: emu_clkdm {
1631 compatible = "ti,clockdomain";
1632 clocks = <&emu_src_ck>;
1635 dpll4_clkdm: dpll4_clkdm {
1636 compatible = "ti,clockdomain";
1637 clocks = <&dpll4_ck>;
1640 wkup_clkdm: wkup_clkdm {
1641 compatible = "ti,clockdomain";
1642 clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>,
1643 <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>,
1647 dss_clkdm: dss_clkdm {
1648 compatible = "ti,clockdomain";
1649 clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>;
1652 core_l4_clkdm: core_l4_clkdm {
1653 compatible = "ti,clockdomain";
1654 clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
1655 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
1656 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
1657 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
1658 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
1659 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
1660 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
1661 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
1662 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>;