1 #ifndef __ASM_POWERPC_CPUTABLE_H
2 #define __ASM_POWERPC_CPUTABLE_H
4 #include <asm/asm-compat.h>
6 #define PPC_FEATURE_32 0x80000000
7 #define PPC_FEATURE_64 0x40000000
8 #define PPC_FEATURE_601_INSTR 0x20000000
9 #define PPC_FEATURE_HAS_ALTIVEC 0x10000000
10 #define PPC_FEATURE_HAS_FPU 0x08000000
11 #define PPC_FEATURE_HAS_MMU 0x04000000
12 #define PPC_FEATURE_HAS_4xxMAC 0x02000000
13 #define PPC_FEATURE_UNIFIED_CACHE 0x01000000
14 #define PPC_FEATURE_HAS_SPE 0x00800000
15 #define PPC_FEATURE_HAS_EFP_SINGLE 0x00400000
16 #define PPC_FEATURE_HAS_EFP_DOUBLE 0x00200000
17 #define PPC_FEATURE_NO_TB 0x00100000
18 #define PPC_FEATURE_POWER4 0x00080000
19 #define PPC_FEATURE_POWER5 0x00040000
20 #define PPC_FEATURE_POWER5_PLUS 0x00020000
21 #define PPC_FEATURE_CELL 0x00010000
22 #define PPC_FEATURE_BOOKE 0x00008000
23 #define PPC_FEATURE_SMT 0x00004000
24 #define PPC_FEATURE_ICACHE_SNOOP 0x00002000
25 #define PPC_FEATURE_ARCH_2_05 0x00001000
26 #define PPC_FEATURE_PA6T 0x00000800
28 #define PPC_FEATURE_TRUE_LE 0x00000002
29 #define PPC_FEATURE_PPC_LE 0x00000001
34 /* This structure can grow, it's real size is used by head.S code
35 * via the mkdefs mechanism.
39 typedef void (*cpu_setup_t
)(unsigned long offset
, struct cpu_spec
* spec
);
40 typedef void (*cpu_restore_t
)(void);
42 enum powerpc_oprofile_type
{
43 PPC_OPROFILE_INVALID
= 0,
44 PPC_OPROFILE_RS64
= 1,
45 PPC_OPROFILE_POWER4
= 2,
47 PPC_OPROFILE_BOOKE
= 4,
51 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
52 unsigned int pvr_mask
;
53 unsigned int pvr_value
;
56 unsigned long cpu_features
; /* Kernel features */
57 unsigned int cpu_user_features
; /* Userland features */
59 /* cache line sizes */
60 unsigned int icache_bsize
;
61 unsigned int dcache_bsize
;
63 /* number of performance monitor counters */
64 unsigned int num_pmcs
;
66 /* this is called to initialize various CPU bits like L1 cache,
67 * BHT, SPD, etc... from head.S before branching to identify_machine
69 cpu_setup_t cpu_setup
;
70 /* Used to restore cpu setup on secondary processors and at resume */
71 cpu_restore_t cpu_restore
;
73 /* Used by oprofile userspace to select the right counters */
74 char *oprofile_cpu_type
;
76 /* Processor specific oprofile operations */
77 enum powerpc_oprofile_type oprofile_type
;
79 /* Bit locations inside the mmcra change */
80 unsigned long oprofile_mmcra_sihv
;
81 unsigned long oprofile_mmcra_sipr
;
83 /* Bits to clear during an oprofile exception */
84 unsigned long oprofile_mmcra_clear
;
86 /* Name of processor class, for the ELF AT_PLATFORM entry */
90 extern struct cpu_spec
*cur_cpu_spec
;
92 extern void identify_cpu(unsigned long offset
, unsigned long cpu
);
93 extern void do_cpu_ftr_fixups(unsigned long offset
);
95 #endif /* __ASSEMBLY__ */
97 /* CPU kernel features */
99 /* Retain the 32b definitions all use bottom half of word */
100 #define CPU_FTR_SPLIT_ID_CACHE ASM_CONST(0x0000000000000001)
101 #define CPU_FTR_L2CR ASM_CONST(0x0000000000000002)
102 #define CPU_FTR_SPEC7450 ASM_CONST(0x0000000000000004)
103 #define CPU_FTR_ALTIVEC ASM_CONST(0x0000000000000008)
104 #define CPU_FTR_TAU ASM_CONST(0x0000000000000010)
105 #define CPU_FTR_CAN_DOZE ASM_CONST(0x0000000000000020)
106 #define CPU_FTR_USE_TB ASM_CONST(0x0000000000000040)
107 #define CPU_FTR_604_PERF_MON ASM_CONST(0x0000000000000080)
108 #define CPU_FTR_601 ASM_CONST(0x0000000000000100)
109 #define CPU_FTR_HPTE_TABLE ASM_CONST(0x0000000000000200)
110 #define CPU_FTR_CAN_NAP ASM_CONST(0x0000000000000400)
111 #define CPU_FTR_L3CR ASM_CONST(0x0000000000000800)
112 #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x0000000000001000)
113 #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x0000000000002000)
114 #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x0000000000004000)
115 #define CPU_FTR_NO_DPM ASM_CONST(0x0000000000008000)
116 #define CPU_FTR_HAS_HIGH_BATS ASM_CONST(0x0000000000010000)
117 #define CPU_FTR_NEED_COHERENT ASM_CONST(0x0000000000020000)
118 #define CPU_FTR_NO_BTIC ASM_CONST(0x0000000000040000)
119 #define CPU_FTR_BIG_PHYS ASM_CONST(0x0000000000080000)
120 #define CPU_FTR_NODSISRALIGN ASM_CONST(0x0000000000100000)
121 #define CPU_FTR_PPC_LE ASM_CONST(0x0000000000200000)
122 #define CPU_FTR_REAL_LE ASM_CONST(0x0000000000400000)
125 * Add the 64-bit processor unique features in the top half of the word;
126 * on 32-bit, make the names available but defined to be 0.
129 #define LONG_ASM_CONST(x) ASM_CONST(x)
131 #define LONG_ASM_CONST(x) 0
134 #define CPU_FTR_SLB LONG_ASM_CONST(0x0000000100000000)
135 #define CPU_FTR_16M_PAGE LONG_ASM_CONST(0x0000000200000000)
136 #define CPU_FTR_TLBIEL LONG_ASM_CONST(0x0000000400000000)
137 #define CPU_FTR_NOEXECUTE LONG_ASM_CONST(0x0000000800000000)
138 #define CPU_FTR_IABR LONG_ASM_CONST(0x0000002000000000)
139 #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000004000000000)
140 #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000008000000000)
141 #define CPU_FTR_SMT LONG_ASM_CONST(0x0000010000000000)
142 #define CPU_FTR_COHERENT_ICACHE LONG_ASM_CONST(0x0000020000000000)
143 #define CPU_FTR_LOCKLESS_TLBIE LONG_ASM_CONST(0x0000040000000000)
144 #define CPU_FTR_CI_LARGE_PAGE LONG_ASM_CONST(0x0000100000000000)
145 #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000200000000000)
146 #define CPU_FTR_PURR LONG_ASM_CONST(0x0000400000000000)
150 #define CPU_FTR_PPCAS_ARCH_V2_BASE (CPU_FTR_SLB | \
151 CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
152 CPU_FTR_NODSISRALIGN)
154 /* iSeries doesn't support large pages */
155 #ifdef CONFIG_PPC_ISERIES
156 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE)
158 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_PPCAS_ARCH_V2_BASE | CPU_FTR_16M_PAGE)
159 #endif /* CONFIG_PPC_ISERIES */
161 /* We only set the altivec features if the kernel was compiled with altivec
164 #ifdef CONFIG_ALTIVEC
165 #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
166 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
168 #define CPU_FTR_ALTIVEC_COMP 0
169 #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
172 /* We need to mark all pages as being coherent if we're SMP or we
173 * have a 74[45]x and an MPC107 host bridge. Also 83xx requires
174 * it for PCI "streaming/prefetch" to work properly.
176 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
177 || defined(CONFIG_PPC_83xx)
178 #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
180 #define CPU_FTR_COMMON 0
183 /* The powersave features NAP & DOZE seems to confuse BDI when
184 debugging. So if a BDI is used, disable theses
186 #ifndef CONFIG_BDI_SWITCH
187 #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
188 #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
190 #define CPU_FTR_MAYBE_CAN_DOZE 0
191 #define CPU_FTR_MAYBE_CAN_NAP 0
194 #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
195 !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
196 !defined(CONFIG_BOOKE))
198 #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | CPU_FTR_HPTE_TABLE)
199 #define CPU_FTRS_603 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
200 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
201 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
202 #define CPU_FTRS_604 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
203 CPU_FTR_USE_TB | CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE | \
205 #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
206 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
207 CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
208 #define CPU_FTRS_740 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
209 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
210 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
212 #define CPU_FTRS_750 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
213 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
214 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
216 #define CPU_FTRS_750FX1 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
217 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
218 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
219 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM | CPU_FTR_PPC_LE)
220 #define CPU_FTRS_750FX2 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
221 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
222 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
223 CPU_FTR_NO_DPM | CPU_FTR_PPC_LE)
224 #define CPU_FTRS_750FX (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
225 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
226 CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
227 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
228 #define CPU_FTRS_750GX (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
229 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_TAU | \
230 CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
231 CPU_FTR_DUAL_PLL_750FX | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
232 #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
233 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
234 CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
235 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
236 #define CPU_FTRS_7400 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
237 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
238 CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
239 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
240 #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
241 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
242 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
243 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
244 #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
246 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
247 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
248 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
249 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
250 #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
252 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
253 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
254 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
255 #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
257 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
258 CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | CPU_FTR_HAS_HIGH_BATS | \
259 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
260 #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
262 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
263 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
264 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
265 CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
266 #define CPU_FTRS_7455 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
268 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
269 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
270 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
271 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
272 #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
274 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
275 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
276 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
277 CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE)
278 #define CPU_FTRS_7447 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
280 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
281 CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
282 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
283 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
284 #define CPU_FTRS_7447A (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
286 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
287 CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
288 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
289 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
290 #define CPU_FTRS_82XX (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
291 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
292 #define CPU_FTRS_G2_LE (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
293 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS)
294 #define CPU_FTRS_E300 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_MAYBE_CAN_DOZE | \
295 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
297 #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_SPLIT_ID_CACHE | \
298 CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE)
299 #define CPU_FTRS_8XX (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB)
300 #define CPU_FTRS_40X (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
301 CPU_FTR_NODSISRALIGN)
302 #define CPU_FTRS_44X (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
303 CPU_FTR_NODSISRALIGN)
304 #define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
305 #define CPU_FTRS_E500 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
306 CPU_FTR_NODSISRALIGN)
307 #define CPU_FTRS_E500_2 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
308 CPU_FTR_BIG_PHYS | CPU_FTR_NODSISRALIGN)
309 #define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
311 #define CPU_FTRS_POWER3 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
312 CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | CPU_FTR_PPC_LE)
313 #define CPU_FTRS_RS64 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
314 CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | \
315 CPU_FTR_MMCRA | CPU_FTR_CTRL)
316 #define CPU_FTRS_POWER4 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
317 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
319 #define CPU_FTRS_PPC970 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
320 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
321 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA)
322 #define CPU_FTRS_POWER5 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
323 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
324 CPU_FTR_MMCRA | CPU_FTR_SMT | \
325 CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
327 #define CPU_FTRS_POWER6 (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
328 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
329 CPU_FTR_MMCRA | CPU_FTR_SMT | \
330 CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
331 CPU_FTR_PURR | CPU_FTR_CI_LARGE_PAGE | CPU_FTR_REAL_LE)
332 #define CPU_FTRS_CELL (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
333 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
334 CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
335 CPU_FTR_PAUSE_ZERO | CPU_FTR_CI_LARGE_PAGE)
336 #define CPU_FTRS_PA6T (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
337 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | \
338 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CI_LARGE_PAGE | \
339 CPU_FTR_PURR | CPU_FTR_REAL_LE)
340 #define CPU_FTRS_COMPATIBLE (CPU_FTR_SPLIT_ID_CACHE | CPU_FTR_USE_TB | \
341 CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2)
345 #define CPU_FTRS_POSSIBLE \
346 (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 | \
347 CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 | \
348 CPU_FTRS_CELL | CPU_FTRS_PA6T)
353 CPU_FTRS_PPC601
| CPU_FTRS_603
| CPU_FTRS_604
| CPU_FTRS_740_NOTAU
|
354 CPU_FTRS_740
| CPU_FTRS_750
| CPU_FTRS_750FX1
|
355 CPU_FTRS_750FX2
| CPU_FTRS_750FX
| CPU_FTRS_750GX
|
356 CPU_FTRS_7400_NOTAU
| CPU_FTRS_7400
| CPU_FTRS_7450_20
|
357 CPU_FTRS_7450_21
| CPU_FTRS_7450_23
| CPU_FTRS_7455_1
|
358 CPU_FTRS_7455_20
| CPU_FTRS_7455
| CPU_FTRS_7447_10
|
359 CPU_FTRS_7447
| CPU_FTRS_7447A
| CPU_FTRS_82XX
|
360 CPU_FTRS_G2_LE
| CPU_FTRS_E300
| CPU_FTRS_CLASSIC32
|
362 CPU_FTRS_GENERIC_32
|
377 CPU_FTRS_E500
| CPU_FTRS_E500_2
|
381 #endif /* __powerpc64__ */
384 #define CPU_FTRS_ALWAYS \
385 (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 & \
386 CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 & \
387 CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
392 CPU_FTRS_PPC601
& CPU_FTRS_603
& CPU_FTRS_604
& CPU_FTRS_740_NOTAU
&
393 CPU_FTRS_740
& CPU_FTRS_750
& CPU_FTRS_750FX1
&
394 CPU_FTRS_750FX2
& CPU_FTRS_750FX
& CPU_FTRS_750GX
&
395 CPU_FTRS_7400_NOTAU
& CPU_FTRS_7400
& CPU_FTRS_7450_20
&
396 CPU_FTRS_7450_21
& CPU_FTRS_7450_23
& CPU_FTRS_7455_1
&
397 CPU_FTRS_7455_20
& CPU_FTRS_7455
& CPU_FTRS_7447_10
&
398 CPU_FTRS_7447
& CPU_FTRS_7447A
& CPU_FTRS_82XX
&
399 CPU_FTRS_G2_LE
& CPU_FTRS_E300
& CPU_FTRS_CLASSIC32
&
401 CPU_FTRS_GENERIC_32
&
416 CPU_FTRS_E500
& CPU_FTRS_E500_2
&
420 #endif /* __powerpc64__ */
422 static inline int cpu_has_feature(unsigned long feature
)
424 return (CPU_FTRS_ALWAYS
& feature
) ||
426 & cur_cpu_spec
->cpu_features
430 #endif /* !__ASSEMBLY__ */
434 #define BEGIN_FTR_SECTION 98:
436 #ifndef __powerpc64__
437 #define END_FTR_SECTION(msk, val) \
439 .section __ftr_fixup,"a"; \
446 #else /* __powerpc64__ */
447 #define END_FTR_SECTION(msk, val) \
449 .section __ftr_fixup,"a"; \
456 #endif /* __powerpc64__ */
458 #define END_FTR_SECTION_IFSET(msk) END_FTR_SECTION((msk), (msk))
459 #define END_FTR_SECTION_IFCLR(msk) END_FTR_SECTION((msk), 0)
460 #endif /* __ASSEMBLY__ */
462 #endif /* __KERNEL__ */
463 #endif /* __ASM_POWERPC_CPUTABLE_H */