4 * Driver for M32R serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 * Based on drivers/serial/8250.c.
9 * Copyright (C) 2001 Russell King.
10 * Copyright (C) 2004 Hirokazu Takata <takata at linux-m32r.org>
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
19 * A note about mapbase / membase
21 * mapbase is the physical address of the IO port. Currently, we don't
22 * support this very well, and it may well be dropped from this driver
23 * in future. As such, mapbase should be NULL.
25 * membase is an 'ioremapped' cookie. This is compatible with the old
26 * serial.c driver, and is currently the preferred form.
29 #if defined(CONFIG_SERIAL_M32R_SIO_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
33 #include <linux/module.h>
34 #include <linux/tty.h>
35 #include <linux/ioport.h>
36 #include <linux/init.h>
37 #include <linux/console.h>
38 #include <linux/sysrq.h>
39 #include <linux/serial.h>
40 #include <linux/serialP.h>
41 #include <linux/delay.h>
47 #define PORT_M32R_BASE PORT_M32R_SIO
48 #define PORT_INDEX(x) (x - PORT_M32R_BASE + 1)
49 #define BAUD_RATE 115200
51 #include <linux/serial_core.h>
53 #include "m32r_sio_reg.h"
59 #define DEBUG_AUTOCONF(fmt...) printk(fmt)
61 #define DEBUG_AUTOCONF(fmt...) do { } while (0)
65 #define DEBUG_INTR(fmt...) printk(fmt)
67 #define DEBUG_INTR(fmt...) do { } while (0)
70 #define PASS_LIMIT 256
73 * We default to IRQ0 for the "no irq" hack. Some
74 * machine types want others as well - they're free
75 * to redefine this in their header file.
77 #define is_real_interrupt(irq) ((irq) != 0)
79 #include <asm/serial.h>
81 /* Standard COM flags */
82 #define STD_COM_FLAGS (UPF_BOOT_AUTOCONF | UPF_SKIP_TEST)
85 * SERIAL_PORT_DFNS tells us about built-in ports that have no
86 * standard enumeration mechanism. Platforms that can find all
87 * serial ports via mechanisms like ACPI or PCI need not supply it.
89 #undef SERIAL_PORT_DFNS
90 #if defined(CONFIG_PLAT_USRV)
92 #define SERIAL_PORT_DFNS \
93 /* UART CLK PORT IRQ FLAGS */ \
94 { 0, BASE_BAUD, 0x3F8, PLD_IRQ_UART0, STD_COM_FLAGS }, /* ttyS0 */ \
95 { 0, BASE_BAUD, 0x2F8, PLD_IRQ_UART1, STD_COM_FLAGS }, /* ttyS1 */
97 #else /* !CONFIG_PLAT_USRV */
99 #if defined(CONFIG_SERIAL_M32R_PLDSIO)
100 #define SERIAL_PORT_DFNS \
101 { 0, BASE_BAUD, ((unsigned long)PLD_ESIO0CR), PLD_IRQ_SIO0_RCV, \
102 STD_COM_FLAGS }, /* ttyS0 */
104 #define SERIAL_PORT_DFNS \
105 { 0, BASE_BAUD, M32R_SIO_OFFSET, M32R_IRQ_SIO0_R, \
106 STD_COM_FLAGS }, /* ttyS0 */
109 #endif /* !CONFIG_PLAT_USRV */
111 static struct old_serial_port old_serial_port
[] = {
112 SERIAL_PORT_DFNS
/* defined in asm/serial.h */
115 #define UART_NR ARRAY_SIZE(old_serial_port)
117 struct uart_sio_port
{
118 struct uart_port port
;
119 struct timer_list timer
; /* "no irq" timer */
120 struct list_head list
; /* ports on this IRQ */
125 unsigned char mcr_mask
; /* mask of user bits */
126 unsigned char mcr_force
; /* mask of forced bits */
127 unsigned char lsr_break_flag
;
130 * We provide a per-port pm hook.
132 void (*pm
)(struct uart_port
*port
,
133 unsigned int state
, unsigned int old
);
138 struct list_head
*head
;
141 static struct irq_info irq_lists
[NR_IRQS
];
144 * Here we define the default xmit fifo size used for each type of UART.
146 static const struct serial_uart_config uart_config
[] = {
149 .dfl_xmit_fifo_size
= 1,
152 [PORT_INDEX(PORT_M32R_SIO
)] = {
154 .dfl_xmit_fifo_size
= 1,
159 #ifdef CONFIG_SERIAL_M32R_PLDSIO
161 #define __sio_in(x) inw((unsigned long)(x))
162 #define __sio_out(v,x) outw((v),(unsigned long)(x))
164 static inline void sio_set_baud_rate(unsigned long baud
)
166 unsigned short sbaud
;
167 sbaud
= (boot_cpu_data
.bus_clock
/ (baud
* 4))-1;
168 __sio_out(sbaud
, PLD_ESIO0BAUR
);
171 static void sio_reset(void)
175 tmp
= __sio_in(PLD_ESIO0RXB
);
176 tmp
= __sio_in(PLD_ESIO0RXB
);
177 tmp
= __sio_in(PLD_ESIO0CR
);
178 sio_set_baud_rate(BAUD_RATE
);
179 __sio_out(0x0300, PLD_ESIO0CR
);
180 __sio_out(0x0003, PLD_ESIO0CR
);
183 static void sio_init(void)
187 tmp
= __sio_in(PLD_ESIO0RXB
);
188 tmp
= __sio_in(PLD_ESIO0RXB
);
189 tmp
= __sio_in(PLD_ESIO0CR
);
190 __sio_out(0x0300, PLD_ESIO0CR
);
191 __sio_out(0x0003, PLD_ESIO0CR
);
194 static void sio_error(int *status
)
196 printk("SIO0 error[%04x]\n", *status
);
199 } while ((*status
= __sio_in(PLD_ESIO0CR
)) != 3);
202 #else /* not CONFIG_SERIAL_M32R_PLDSIO */
204 #define __sio_in(x) inl(x)
205 #define __sio_out(v,x) outl((v),(x))
207 static inline void sio_set_baud_rate(unsigned long baud
)
211 i
= boot_cpu_data
.bus_clock
/ (baud
* 16);
212 j
= (boot_cpu_data
.bus_clock
- (i
* baud
* 16)) / baud
;
216 __sio_out(i
, M32R_SIO0_BAUR_PORTL
);
217 __sio_out(j
, M32R_SIO0_RBAUR_PORTL
);
220 static void sio_reset(void)
222 __sio_out(0x00000300, M32R_SIO0_CR_PORTL
); /* init status */
223 __sio_out(0x00000800, M32R_SIO0_MOD1_PORTL
); /* 8bit */
224 __sio_out(0x00000080, M32R_SIO0_MOD0_PORTL
); /* 1stop non */
225 sio_set_baud_rate(BAUD_RATE
);
226 __sio_out(0x00000000, M32R_SIO0_TRCR_PORTL
);
227 __sio_out(0x00000003, M32R_SIO0_CR_PORTL
); /* RXCEN */
230 static void sio_init(void)
234 tmp
= __sio_in(M32R_SIO0_RXB_PORTL
);
235 tmp
= __sio_in(M32R_SIO0_RXB_PORTL
);
236 tmp
= __sio_in(M32R_SIO0_STS_PORTL
);
237 __sio_out(0x00000003, M32R_SIO0_CR_PORTL
);
240 static void sio_error(int *status
)
242 printk("SIO0 error[%04x]\n", *status
);
245 } while ((*status
= __sio_in(M32R_SIO0_CR_PORTL
)) != 3);
248 #endif /* CONFIG_SERIAL_M32R_PLDSIO */
250 static unsigned int sio_in(struct uart_sio_port
*up
, int offset
)
252 return __sio_in(up
->port
.iobase
+ offset
);
255 static void sio_out(struct uart_sio_port
*up
, int offset
, int value
)
257 __sio_out(value
, up
->port
.iobase
+ offset
);
260 static unsigned int serial_in(struct uart_sio_port
*up
, int offset
)
265 return __sio_in(offset
);
268 static void serial_out(struct uart_sio_port
*up
, int offset
, int value
)
273 __sio_out(value
, offset
);
276 static void m32r_sio_stop_tx(struct uart_port
*port
)
278 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
280 if (up
->ier
& UART_IER_THRI
) {
281 up
->ier
&= ~UART_IER_THRI
;
282 serial_out(up
, UART_IER
, up
->ier
);
286 static void m32r_sio_start_tx(struct uart_port
*port
)
288 #ifdef CONFIG_SERIAL_M32R_PLDSIO
289 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
290 struct circ_buf
*xmit
= &up
->port
.info
->xmit
;
292 if (!(up
->ier
& UART_IER_THRI
)) {
293 up
->ier
|= UART_IER_THRI
;
294 serial_out(up
, UART_IER
, up
->ier
);
295 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
296 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
297 up
->port
.icount
.tx
++;
299 while((serial_in(up
, UART_LSR
) & UART_EMPTY
) != UART_EMPTY
);
301 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
303 if (!(up
->ier
& UART_IER_THRI
)) {
304 up
->ier
|= UART_IER_THRI
;
305 serial_out(up
, UART_IER
, up
->ier
);
310 static void m32r_sio_stop_rx(struct uart_port
*port
)
312 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
314 up
->ier
&= ~UART_IER_RLSI
;
315 up
->port
.read_status_mask
&= ~UART_LSR_DR
;
316 serial_out(up
, UART_IER
, up
->ier
);
319 static void m32r_sio_enable_ms(struct uart_port
*port
)
321 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
323 up
->ier
|= UART_IER_MSI
;
324 serial_out(up
, UART_IER
, up
->ier
);
327 static void receive_chars(struct uart_sio_port
*up
, int *status
,
328 struct pt_regs
*regs
)
330 struct tty_struct
*tty
= up
->port
.info
->tty
;
336 ch
= sio_in(up
, SIORXB
);
338 up
->port
.icount
.rx
++;
340 if (unlikely(*status
& (UART_LSR_BI
| UART_LSR_PE
|
341 UART_LSR_FE
| UART_LSR_OE
))) {
343 * For statistics only
345 if (*status
& UART_LSR_BI
) {
346 *status
&= ~(UART_LSR_FE
| UART_LSR_PE
);
347 up
->port
.icount
.brk
++;
349 * We do the SysRQ and SAK checking
350 * here because otherwise the break
351 * may get masked by ignore_status_mask
352 * or read_status_mask.
354 if (uart_handle_break(&up
->port
))
356 } else if (*status
& UART_LSR_PE
)
357 up
->port
.icount
.parity
++;
358 else if (*status
& UART_LSR_FE
)
359 up
->port
.icount
.frame
++;
360 if (*status
& UART_LSR_OE
)
361 up
->port
.icount
.overrun
++;
364 * Mask off conditions which should be ingored.
366 *status
&= up
->port
.read_status_mask
;
368 if (up
->port
.line
== up
->port
.cons
->index
) {
369 /* Recover the break flag from console xmit */
370 *status
|= up
->lsr_break_flag
;
371 up
->lsr_break_flag
= 0;
374 if (*status
& UART_LSR_BI
) {
375 DEBUG_INTR("handling break....");
377 } else if (*status
& UART_LSR_PE
)
379 else if (*status
& UART_LSR_FE
)
382 if (uart_handle_sysrq_char(&up
->port
, ch
, regs
))
384 if ((*status
& up
->port
.ignore_status_mask
) == 0)
385 tty_insert_flip_char(tty
, ch
, flag
);
387 if (*status
& UART_LSR_OE
) {
389 * Overrun is special, since it's reported
390 * immediately, and doesn't affect the current
393 tty_insert_flip_char(tty
, 0, TTY_OVERRUN
);
396 *status
= serial_in(up
, UART_LSR
);
397 } while ((*status
& UART_LSR_DR
) && (max_count
-- > 0));
398 tty_flip_buffer_push(tty
);
401 static void transmit_chars(struct uart_sio_port
*up
)
403 struct circ_buf
*xmit
= &up
->port
.info
->xmit
;
406 if (up
->port
.x_char
) {
407 #ifndef CONFIG_SERIAL_M32R_PLDSIO /* XXX */
408 serial_out(up
, UART_TX
, up
->port
.x_char
);
410 up
->port
.icount
.tx
++;
414 if (uart_circ_empty(xmit
) || uart_tx_stopped(&up
->port
)) {
415 m32r_sio_stop_tx(&up
->port
);
419 count
= up
->port
.fifosize
;
421 serial_out(up
, UART_TX
, xmit
->buf
[xmit
->tail
]);
422 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
423 up
->port
.icount
.tx
++;
424 if (uart_circ_empty(xmit
))
426 while (!serial_in(up
, UART_LSR
) & UART_LSR_THRE
);
428 } while (--count
> 0);
430 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
431 uart_write_wakeup(&up
->port
);
433 DEBUG_INTR("THRE...");
435 if (uart_circ_empty(xmit
))
436 m32r_sio_stop_tx(&up
->port
);
440 * This handles the interrupt from one port.
442 static inline void m32r_sio_handle_port(struct uart_sio_port
*up
,
443 unsigned int status
, struct pt_regs
*regs
)
445 DEBUG_INTR("status = %x...", status
);
448 receive_chars(up
, &status
, regs
);
454 * This is the serial driver's interrupt routine.
456 * Arjan thinks the old way was overly complex, so it got simplified.
457 * Alan disagrees, saying that need the complexity to handle the weird
458 * nature of ISA shared interrupts. (This is a special exception.)
460 * In order to handle ISA shared interrupts properly, we need to check
461 * that all ports have been serviced, and therefore the ISA interrupt
462 * line has been de-asserted.
464 * This means we need to loop through all ports. checking that they
465 * don't have an interrupt pending.
467 static irqreturn_t
m32r_sio_interrupt(int irq
, void *dev_id
,
468 struct pt_regs
*regs
)
470 struct irq_info
*i
= dev_id
;
471 struct list_head
*l
, *end
= NULL
;
472 int pass_counter
= 0;
474 DEBUG_INTR("m32r_sio_interrupt(%d)...", irq
);
476 #ifdef CONFIG_SERIAL_M32R_PLDSIO
477 // if (irq == PLD_IRQ_SIO0_SND)
478 // irq = PLD_IRQ_SIO0_RCV;
480 if (irq
== M32R_IRQ_SIO0_S
)
481 irq
= M32R_IRQ_SIO0_R
;
488 struct uart_sio_port
*up
;
491 up
= list_entry(l
, struct uart_sio_port
, list
);
493 sts
= sio_in(up
, SIOSTS
);
495 spin_lock(&up
->port
.lock
);
496 m32r_sio_handle_port(up
, sts
, regs
);
497 spin_unlock(&up
->port
.lock
);
500 } else if (end
== NULL
)
505 if (l
== i
->head
&& pass_counter
++ > PASS_LIMIT
) {
512 spin_unlock(&i
->lock
);
514 DEBUG_INTR("end.\n");
520 * To support ISA shared interrupts, we need to have one interrupt
521 * handler that ensures that the IRQ line has been deasserted
522 * before returning. Failing to do this will result in the IRQ
523 * line being stuck active, and, since ISA irqs are edge triggered,
524 * no more IRQs will be seen.
526 static void serial_do_unlink(struct irq_info
*i
, struct uart_sio_port
*up
)
528 spin_lock_irq(&i
->lock
);
530 if (!list_empty(i
->head
)) {
531 if (i
->head
== &up
->list
)
532 i
->head
= i
->head
->next
;
535 BUG_ON(i
->head
!= &up
->list
);
539 spin_unlock_irq(&i
->lock
);
542 static int serial_link_irq_chain(struct uart_sio_port
*up
)
544 struct irq_info
*i
= irq_lists
+ up
->port
.irq
;
545 int ret
, irq_flags
= up
->port
.flags
& UPF_SHARE_IRQ
? IRQF_SHARED
: 0;
547 spin_lock_irq(&i
->lock
);
550 list_add(&up
->list
, i
->head
);
551 spin_unlock_irq(&i
->lock
);
555 INIT_LIST_HEAD(&up
->list
);
557 spin_unlock_irq(&i
->lock
);
559 ret
= request_irq(up
->port
.irq
, m32r_sio_interrupt
,
560 irq_flags
, "SIO0-RX", i
);
561 ret
|= request_irq(up
->port
.irq
+ 1, m32r_sio_interrupt
,
562 irq_flags
, "SIO0-TX", i
);
564 serial_do_unlink(i
, up
);
570 static void serial_unlink_irq_chain(struct uart_sio_port
*up
)
572 struct irq_info
*i
= irq_lists
+ up
->port
.irq
;
574 BUG_ON(i
->head
== NULL
);
576 if (list_empty(i
->head
)) {
577 free_irq(up
->port
.irq
, i
);
578 free_irq(up
->port
.irq
+ 1, i
);
581 serial_do_unlink(i
, up
);
585 * This function is used to handle ports that do not have an interrupt.
587 static void m32r_sio_timeout(unsigned long data
)
589 struct uart_sio_port
*up
= (struct uart_sio_port
*)data
;
590 unsigned int timeout
;
593 sts
= sio_in(up
, SIOSTS
);
595 spin_lock(&up
->port
.lock
);
596 m32r_sio_handle_port(up
, sts
, NULL
);
597 spin_unlock(&up
->port
.lock
);
600 timeout
= up
->port
.timeout
;
601 timeout
= timeout
> 6 ? (timeout
/ 2 - 2) : 1;
602 mod_timer(&up
->timer
, jiffies
+ timeout
);
605 static unsigned int m32r_sio_tx_empty(struct uart_port
*port
)
607 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
611 spin_lock_irqsave(&up
->port
.lock
, flags
);
612 ret
= serial_in(up
, UART_LSR
) & UART_LSR_TEMT
? TIOCSER_TEMT
: 0;
613 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
618 static unsigned int m32r_sio_get_mctrl(struct uart_port
*port
)
623 static void m32r_sio_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
628 static void m32r_sio_break_ctl(struct uart_port
*port
, int break_state
)
633 static int m32r_sio_startup(struct uart_port
*port
)
635 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
641 * If the "interrupt" for this port doesn't correspond with any
642 * hardware interrupt, we use a timer-based system. The original
643 * driver used to do this with IRQ0.
645 if (!is_real_interrupt(up
->port
.irq
)) {
646 unsigned int timeout
= up
->port
.timeout
;
648 timeout
= timeout
> 6 ? (timeout
/ 2 - 2) : 1;
650 up
->timer
.data
= (unsigned long)up
;
651 mod_timer(&up
->timer
, jiffies
+ timeout
);
653 retval
= serial_link_irq_chain(up
);
659 * Finally, enable interrupts. Note: Modem status interrupts
660 * are set via set_termios(), which will be occurring imminently
661 * anyway, so we don't enable them here.
663 * - M32R_PLDSIO: 0x04
665 up
->ier
= UART_IER_MSI
| UART_IER_RLSI
| UART_IER_RDI
;
666 sio_out(up
, SIOTRCR
, up
->ier
);
669 * And clear the interrupt registers again for luck.
676 static void m32r_sio_shutdown(struct uart_port
*port
)
678 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
681 * Disable interrupts from this port
684 sio_out(up
, SIOTRCR
, 0);
687 * Disable break condition and FIFOs
692 if (!is_real_interrupt(up
->port
.irq
))
693 del_timer_sync(&up
->timer
);
695 serial_unlink_irq_chain(up
);
698 static unsigned int m32r_sio_get_divisor(struct uart_port
*port
,
701 return uart_get_divisor(port
, baud
);
704 static void m32r_sio_set_termios(struct uart_port
*port
,
705 struct termios
*termios
, struct termios
*old
)
707 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
708 unsigned char cval
= 0;
710 unsigned int baud
, quot
;
712 switch (termios
->c_cflag
& CSIZE
) {
714 cval
= UART_LCR_WLEN5
;
717 cval
= UART_LCR_WLEN6
;
720 cval
= UART_LCR_WLEN7
;
724 cval
= UART_LCR_WLEN8
;
728 if (termios
->c_cflag
& CSTOPB
)
729 cval
|= UART_LCR_STOP
;
730 if (termios
->c_cflag
& PARENB
)
731 cval
|= UART_LCR_PARITY
;
732 if (!(termios
->c_cflag
& PARODD
))
733 cval
|= UART_LCR_EPAR
;
735 if (termios
->c_cflag
& CMSPAR
)
736 cval
|= UART_LCR_SPAR
;
740 * Ask the core to calculate the divisor for us.
742 #ifdef CONFIG_SERIAL_M32R_PLDSIO
743 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/4);
745 baud
= uart_get_baud_rate(port
, termios
, old
, 0, port
->uartclk
/16);
747 quot
= m32r_sio_get_divisor(port
, baud
);
750 * Ok, we're now changing the port state. Do it with
751 * interrupts disabled.
753 spin_lock_irqsave(&up
->port
.lock
, flags
);
755 sio_set_baud_rate(baud
);
758 * Update the per-port timeout.
760 uart_update_timeout(port
, termios
->c_cflag
, baud
);
762 up
->port
.read_status_mask
= UART_LSR_OE
| UART_LSR_THRE
| UART_LSR_DR
;
763 if (termios
->c_iflag
& INPCK
)
764 up
->port
.read_status_mask
|= UART_LSR_FE
| UART_LSR_PE
;
765 if (termios
->c_iflag
& (BRKINT
| PARMRK
))
766 up
->port
.read_status_mask
|= UART_LSR_BI
;
769 * Characteres to ignore
771 up
->port
.ignore_status_mask
= 0;
772 if (termios
->c_iflag
& IGNPAR
)
773 up
->port
.ignore_status_mask
|= UART_LSR_PE
| UART_LSR_FE
;
774 if (termios
->c_iflag
& IGNBRK
) {
775 up
->port
.ignore_status_mask
|= UART_LSR_BI
;
777 * If we're ignoring parity and break indicators,
778 * ignore overruns too (for real raw support).
780 if (termios
->c_iflag
& IGNPAR
)
781 up
->port
.ignore_status_mask
|= UART_LSR_OE
;
785 * ignore all characters if CREAD is not set
787 if ((termios
->c_cflag
& CREAD
) == 0)
788 up
->port
.ignore_status_mask
|= UART_LSR_DR
;
791 * CTS flow control flag and modem status interrupts
793 up
->ier
&= ~UART_IER_MSI
;
794 if (UART_ENABLE_MS(&up
->port
, termios
->c_cflag
))
795 up
->ier
|= UART_IER_MSI
;
797 serial_out(up
, UART_IER
, up
->ier
);
799 up
->lcr
= cval
; /* Save LCR */
800 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
803 static void m32r_sio_pm(struct uart_port
*port
, unsigned int state
,
804 unsigned int oldstate
)
806 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
809 up
->pm(port
, state
, oldstate
);
813 * Resource handling. This is complicated by the fact that resources
814 * depend on the port type. Maybe we should be claiming the standard
815 * 8250 ports, and then trying to get other resources as necessary?
818 m32r_sio_request_std_resource(struct uart_sio_port
*up
, struct resource
**res
)
820 unsigned int size
= 8 << up
->port
.regshift
;
821 #ifndef CONFIG_SERIAL_M32R_PLDSIO
826 switch (up
->port
.iotype
) {
828 if (up
->port
.mapbase
) {
829 #ifdef CONFIG_SERIAL_M32R_PLDSIO
830 *res
= request_mem_region(up
->port
.mapbase
, size
, "serial");
832 start
= up
->port
.mapbase
;
833 *res
= request_mem_region(start
, size
, "serial");
841 *res
= request_region(up
->port
.iobase
, size
, "serial");
849 static void m32r_sio_release_port(struct uart_port
*port
)
851 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
852 unsigned long start
, offset
= 0, size
= 0;
854 size
<<= up
->port
.regshift
;
856 switch (up
->port
.iotype
) {
858 if (up
->port
.mapbase
) {
862 iounmap(up
->port
.membase
);
863 up
->port
.membase
= NULL
;
865 start
= up
->port
.mapbase
;
868 release_mem_region(start
+ offset
, size
);
869 release_mem_region(start
, 8 << up
->port
.regshift
);
874 start
= up
->port
.iobase
;
877 release_region(start
+ offset
, size
);
878 release_region(start
+ offset
, 8 << up
->port
.regshift
);
886 static int m32r_sio_request_port(struct uart_port
*port
)
888 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
889 struct resource
*res
= NULL
;
892 ret
= m32r_sio_request_std_resource(up
, &res
);
895 * If we have a mapbase, then request that as well.
897 if (ret
== 0 && up
->port
.flags
& UPF_IOREMAP
) {
898 int size
= res
->end
- res
->start
+ 1;
900 up
->port
.membase
= ioremap(up
->port
.mapbase
, size
);
901 if (!up
->port
.membase
)
907 release_resource(res
);
913 static void m32r_sio_config_port(struct uart_port
*port
, int flags
)
915 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
917 spin_lock_irqsave(&up
->port
.lock
, flags
);
919 up
->port
.type
= (PORT_M32R_SIO
- PORT_M32R_BASE
+ 1);
920 up
->port
.fifosize
= uart_config
[up
->port
.type
].dfl_xmit_fifo_size
;
922 spin_unlock_irqrestore(&up
->port
.lock
, flags
);
926 m32r_sio_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
928 if (ser
->irq
>= NR_IRQS
|| ser
->irq
< 0 ||
929 ser
->baud_base
< 9600 || ser
->type
< PORT_UNKNOWN
||
930 ser
->type
>= ARRAY_SIZE(uart_config
))
936 m32r_sio_type(struct uart_port
*port
)
938 int type
= port
->type
;
940 if (type
>= ARRAY_SIZE(uart_config
))
942 return uart_config
[type
].name
;
945 static struct uart_ops m32r_sio_pops
= {
946 .tx_empty
= m32r_sio_tx_empty
,
947 .set_mctrl
= m32r_sio_set_mctrl
,
948 .get_mctrl
= m32r_sio_get_mctrl
,
949 .stop_tx
= m32r_sio_stop_tx
,
950 .start_tx
= m32r_sio_start_tx
,
951 .stop_rx
= m32r_sio_stop_rx
,
952 .enable_ms
= m32r_sio_enable_ms
,
953 .break_ctl
= m32r_sio_break_ctl
,
954 .startup
= m32r_sio_startup
,
955 .shutdown
= m32r_sio_shutdown
,
956 .set_termios
= m32r_sio_set_termios
,
958 .type
= m32r_sio_type
,
959 .release_port
= m32r_sio_release_port
,
960 .request_port
= m32r_sio_request_port
,
961 .config_port
= m32r_sio_config_port
,
962 .verify_port
= m32r_sio_verify_port
,
965 static struct uart_sio_port m32r_sio_ports
[UART_NR
];
967 static void __init
m32r_sio_init_ports(void)
969 struct uart_sio_port
*up
;
970 static int first
= 1;
977 for (i
= 0, up
= m32r_sio_ports
; i
< ARRAY_SIZE(old_serial_port
);
979 up
->port
.iobase
= old_serial_port
[i
].port
;
980 up
->port
.irq
= irq_canonicalize(old_serial_port
[i
].irq
);
981 up
->port
.uartclk
= old_serial_port
[i
].baud_base
* 16;
982 up
->port
.flags
= old_serial_port
[i
].flags
;
983 up
->port
.membase
= old_serial_port
[i
].iomem_base
;
984 up
->port
.iotype
= old_serial_port
[i
].io_type
;
985 up
->port
.regshift
= old_serial_port
[i
].iomem_reg_shift
;
986 up
->port
.ops
= &m32r_sio_pops
;
990 static void __init
m32r_sio_register_ports(struct uart_driver
*drv
)
994 m32r_sio_init_ports();
996 for (i
= 0; i
< UART_NR
; i
++) {
997 struct uart_sio_port
*up
= &m32r_sio_ports
[i
];
1000 up
->port
.ops
= &m32r_sio_pops
;
1001 init_timer(&up
->timer
);
1002 up
->timer
.function
= m32r_sio_timeout
;
1005 * ALPHA_KLUDGE_MCR needs to be killed.
1007 up
->mcr_mask
= ~ALPHA_KLUDGE_MCR
;
1008 up
->mcr_force
= ALPHA_KLUDGE_MCR
;
1010 uart_add_one_port(drv
, &up
->port
);
1014 #ifdef CONFIG_SERIAL_M32R_SIO_CONSOLE
1017 * Wait for transmitter & holding register to empty
1019 static inline void wait_for_xmitr(struct uart_sio_port
*up
)
1021 unsigned int status
, tmout
= 10000;
1023 /* Wait up to 10ms for the character(s) to be sent. */
1025 status
= sio_in(up
, SIOSTS
);
1030 } while ((status
& UART_EMPTY
) != UART_EMPTY
);
1032 /* Wait up to 1s for flow control if necessary */
1033 if (up
->port
.flags
& UPF_CONS_FLOW
) {
1040 static void m32r_sio_console_putchar(struct uart_port
*port
, int ch
)
1042 struct uart_sio_port
*up
= (struct uart_sio_port
*)port
;
1045 sio_out(up
, SIOTXB
, ch
);
1049 * Print a string to the serial port trying not to disturb
1050 * any possible real use of the port...
1052 * The console_lock must be held when we get here.
1054 static void m32r_sio_console_write(struct console
*co
, const char *s
,
1057 struct uart_sio_port
*up
= &m32r_sio_ports
[co
->index
];
1061 * First save the UER then disable the interrupts
1063 ier
= sio_in(up
, SIOTRCR
);
1064 sio_out(up
, SIOTRCR
, 0);
1066 uart_console_write(&up
->port
, s
, count
, m32r_sio_console_putchar
);
1069 * Finally, wait for transmitter to become empty
1070 * and restore the IER
1073 sio_out(up
, SIOTRCR
, ier
);
1076 static int __init
m32r_sio_console_setup(struct console
*co
, char *options
)
1078 struct uart_port
*port
;
1085 * Check whether an invalid uart number has been specified, and
1086 * if so, search for the first available port that does have
1089 if (co
->index
>= UART_NR
)
1091 port
= &m32r_sio_ports
[co
->index
].port
;
1096 spin_lock_init(&port
->lock
);
1099 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1101 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
1104 static struct uart_driver m32r_sio_reg
;
1105 static struct console m32r_sio_console
= {
1107 .write
= m32r_sio_console_write
,
1108 .device
= uart_console_device
,
1109 .setup
= m32r_sio_console_setup
,
1110 .flags
= CON_PRINTBUFFER
,
1112 .data
= &m32r_sio_reg
,
1115 static int __init
m32r_sio_console_init(void)
1119 m32r_sio_init_ports();
1120 register_console(&m32r_sio_console
);
1123 console_initcall(m32r_sio_console_init
);
1125 #define M32R_SIO_CONSOLE &m32r_sio_console
1127 #define M32R_SIO_CONSOLE NULL
1130 static struct uart_driver m32r_sio_reg
= {
1131 .owner
= THIS_MODULE
,
1132 .driver_name
= "sio",
1137 .cons
= M32R_SIO_CONSOLE
,
1141 * m32r_sio_suspend_port - suspend one serial port
1142 * @line: serial line number
1144 * Suspend one serial port.
1146 void m32r_sio_suspend_port(int line
)
1148 uart_suspend_port(&m32r_sio_reg
, &m32r_sio_ports
[line
].port
);
1152 * m32r_sio_resume_port - resume one serial port
1153 * @line: serial line number
1155 * Resume one serial port.
1157 void m32r_sio_resume_port(int line
)
1159 uart_resume_port(&m32r_sio_reg
, &m32r_sio_ports
[line
].port
);
1162 static int __init
m32r_sio_init(void)
1166 printk(KERN_INFO
"Serial: M32R SIO driver $Revision: 1.11 $ ");
1168 for (i
= 0; i
< NR_IRQS
; i
++)
1169 spin_lock_init(&irq_lists
[i
].lock
);
1171 ret
= uart_register_driver(&m32r_sio_reg
);
1173 m32r_sio_register_ports(&m32r_sio_reg
);
1178 static void __exit
m32r_sio_exit(void)
1182 for (i
= 0; i
< UART_NR
; i
++)
1183 uart_remove_one_port(&m32r_sio_reg
, &m32r_sio_ports
[i
].port
);
1185 uart_unregister_driver(&m32r_sio_reg
);
1188 module_init(m32r_sio_init
);
1189 module_exit(m32r_sio_exit
);
1191 EXPORT_SYMBOL(m32r_sio_suspend_port
);
1192 EXPORT_SYMBOL(m32r_sio_resume_port
);
1194 MODULE_LICENSE("GPL");
1195 MODULE_DESCRIPTION("Generic M32R SIO serial driver $Revision: 1.11 $");