2 * Copyright (C) 2001 MandrakeSoft S.A.
7 * http://www.linux-mandrake.com/
8 * http://www.mandrakesoft.com/
10 * This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU Lesser General Public
12 * License as published by the Free Software Foundation; either
13 * version 2 of the License, or (at your option) any later version.
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 * Yunhong Jiang <yunhong.jiang@intel.com>
25 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
26 * Based on Xen 3.1 code.
29 #include <linux/kvm_host.h>
30 #include <linux/kvm.h>
32 #include <linux/highmem.h>
33 #include <linux/smp.h>
34 #include <linux/hrtimer.h>
36 #include <asm/processor.h>
38 #include <asm/current.h>
39 #include <trace/events/kvm.h>
46 #define ioapic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg)
48 #define ioapic_debug(fmt, arg...)
50 static int ioapic_deliver(struct kvm_ioapic
*vioapic
, int irq
);
52 static unsigned long ioapic_read_indirect(struct kvm_ioapic
*ioapic
,
56 unsigned long result
= 0;
58 switch (ioapic
->ioregsel
) {
59 case IOAPIC_REG_VERSION
:
60 result
= ((((IOAPIC_NUM_PINS
- 1) & 0xff) << 16)
61 | (IOAPIC_VERSION_ID
& 0xff));
64 case IOAPIC_REG_APIC_ID
:
65 case IOAPIC_REG_ARB_ID
:
66 result
= ((ioapic
->id
& 0xf) << 24);
71 u32 redir_index
= (ioapic
->ioregsel
- 0x10) >> 1;
74 ASSERT(redir_index
< IOAPIC_NUM_PINS
);
76 redir_content
= ioapic
->redirtbl
[redir_index
].bits
;
77 result
= (ioapic
->ioregsel
& 0x1) ?
78 (redir_content
>> 32) & 0xffffffff :
79 redir_content
& 0xffffffff;
87 static int ioapic_service(struct kvm_ioapic
*ioapic
, unsigned int idx
)
89 union kvm_ioapic_redirect_entry
*pent
;
92 pent
= &ioapic
->redirtbl
[idx
];
94 if (!pent
->fields
.mask
) {
95 injected
= ioapic_deliver(ioapic
, idx
);
96 if (injected
&& pent
->fields
.trig_mode
== IOAPIC_LEVEL_TRIG
)
97 pent
->fields
.remote_irr
= 1;
103 static void ioapic_write_indirect(struct kvm_ioapic
*ioapic
, u32 val
)
106 bool mask_before
, mask_after
;
107 union kvm_ioapic_redirect_entry
*e
;
109 switch (ioapic
->ioregsel
) {
110 case IOAPIC_REG_VERSION
:
111 /* Writes are ignored. */
114 case IOAPIC_REG_APIC_ID
:
115 ioapic
->id
= (val
>> 24) & 0xf;
118 case IOAPIC_REG_ARB_ID
:
122 index
= (ioapic
->ioregsel
- 0x10) >> 1;
124 ioapic_debug("change redir index %x val %x\n", index
, val
);
125 if (index
>= IOAPIC_NUM_PINS
)
127 e
= &ioapic
->redirtbl
[index
];
128 mask_before
= e
->fields
.mask
;
129 if (ioapic
->ioregsel
& 1) {
130 e
->bits
&= 0xffffffff;
131 e
->bits
|= (u64
) val
<< 32;
133 e
->bits
&= ~0xffffffffULL
;
134 e
->bits
|= (u32
) val
;
135 e
->fields
.remote_irr
= 0;
137 mask_after
= e
->fields
.mask
;
138 if (mask_before
!= mask_after
)
139 kvm_fire_mask_notifiers(ioapic
->kvm
, index
, mask_after
);
140 if (e
->fields
.trig_mode
== IOAPIC_LEVEL_TRIG
141 && ioapic
->irr
& (1 << index
))
142 ioapic_service(ioapic
, index
);
147 static int ioapic_deliver(struct kvm_ioapic
*ioapic
, int irq
)
149 union kvm_ioapic_redirect_entry
*entry
= &ioapic
->redirtbl
[irq
];
150 struct kvm_lapic_irq irqe
;
152 ioapic_debug("dest=%x dest_mode=%x delivery_mode=%x "
153 "vector=%x trig_mode=%x\n",
154 entry
->fields
.dest
, entry
->fields
.dest_mode
,
155 entry
->fields
.delivery_mode
, entry
->fields
.vector
,
156 entry
->fields
.trig_mode
);
158 irqe
.dest_id
= entry
->fields
.dest_id
;
159 irqe
.vector
= entry
->fields
.vector
;
160 irqe
.dest_mode
= entry
->fields
.dest_mode
;
161 irqe
.trig_mode
= entry
->fields
.trig_mode
;
162 irqe
.delivery_mode
= entry
->fields
.delivery_mode
<< 8;
167 /* Always delivery PIT interrupt to vcpu 0 */
169 irqe
.dest_mode
= 0; /* Physical mode. */
170 /* need to read apic_id from apic regiest since
171 * it can be rewritten */
172 irqe
.dest_id
= ioapic
->kvm
->bsp_vcpu
->vcpu_id
;
175 return kvm_irq_delivery_to_apic(ioapic
->kvm
, NULL
, &irqe
);
178 int kvm_ioapic_set_irq(struct kvm_ioapic
*ioapic
, int irq
, int level
)
180 u32 old_irr
= ioapic
->irr
;
182 union kvm_ioapic_redirect_entry entry
;
185 if (irq
>= 0 && irq
< IOAPIC_NUM_PINS
) {
186 entry
= ioapic
->redirtbl
[irq
];
187 level
^= entry
.fields
.polarity
;
189 ioapic
->irr
&= ~mask
;
191 int edge
= (entry
.fields
.trig_mode
== IOAPIC_EDGE_TRIG
);
193 if ((edge
&& old_irr
!= ioapic
->irr
) ||
194 (!edge
&& !entry
.fields
.remote_irr
))
195 ret
= ioapic_service(ioapic
, irq
);
197 ret
= 0; /* report coalesced interrupt */
199 trace_kvm_ioapic_set_irq(entry
.bits
, irq
, ret
== 0);
204 static void __kvm_ioapic_update_eoi(struct kvm_ioapic
*ioapic
, int pin
,
207 union kvm_ioapic_redirect_entry
*ent
;
209 ent
= &ioapic
->redirtbl
[pin
];
211 kvm_notify_acked_irq(ioapic
->kvm
, KVM_IRQCHIP_IOAPIC
, pin
);
213 if (trigger_mode
== IOAPIC_LEVEL_TRIG
) {
214 ASSERT(ent
->fields
.trig_mode
== IOAPIC_LEVEL_TRIG
);
215 ent
->fields
.remote_irr
= 0;
216 if (!ent
->fields
.mask
&& (ioapic
->irr
& (1 << pin
)))
217 ioapic_service(ioapic
, pin
);
221 void kvm_ioapic_update_eoi(struct kvm
*kvm
, int vector
, int trigger_mode
)
223 struct kvm_ioapic
*ioapic
= kvm
->arch
.vioapic
;
226 for (i
= 0; i
< IOAPIC_NUM_PINS
; i
++)
227 if (ioapic
->redirtbl
[i
].fields
.vector
== vector
)
228 __kvm_ioapic_update_eoi(ioapic
, i
, trigger_mode
);
231 static inline struct kvm_ioapic
*to_ioapic(struct kvm_io_device
*dev
)
233 return container_of(dev
, struct kvm_ioapic
, dev
);
236 static inline int ioapic_in_range(struct kvm_ioapic
*ioapic
, gpa_t addr
)
238 return ((addr
>= ioapic
->base_address
&&
239 (addr
< ioapic
->base_address
+ IOAPIC_MEM_LENGTH
)));
242 static int ioapic_mmio_read(struct kvm_io_device
*this, gpa_t addr
, int len
,
245 struct kvm_ioapic
*ioapic
= to_ioapic(this);
247 if (!ioapic_in_range(ioapic
, addr
))
250 ioapic_debug("addr %lx\n", (unsigned long)addr
);
251 ASSERT(!(addr
& 0xf)); /* check alignment */
253 mutex_lock(&ioapic
->kvm
->irq_lock
);
256 case IOAPIC_REG_SELECT
:
257 result
= ioapic
->ioregsel
;
260 case IOAPIC_REG_WINDOW
:
261 result
= ioapic_read_indirect(ioapic
, addr
, len
);
270 *(u64
*) val
= result
;
275 memcpy(val
, (char *)&result
, len
);
278 printk(KERN_WARNING
"ioapic: wrong length %d\n", len
);
280 mutex_unlock(&ioapic
->kvm
->irq_lock
);
284 static int ioapic_mmio_write(struct kvm_io_device
*this, gpa_t addr
, int len
,
287 struct kvm_ioapic
*ioapic
= to_ioapic(this);
289 if (!ioapic_in_range(ioapic
, addr
))
292 ioapic_debug("ioapic_mmio_write addr=%p len=%d val=%p\n",
293 (void*)addr
, len
, val
);
294 ASSERT(!(addr
& 0xf)); /* check alignment */
296 mutex_lock(&ioapic
->kvm
->irq_lock
);
297 if (len
== 4 || len
== 8)
300 printk(KERN_WARNING
"ioapic: Unsupported size %d\n", len
);
306 case IOAPIC_REG_SELECT
:
307 ioapic
->ioregsel
= data
;
310 case IOAPIC_REG_WINDOW
:
311 ioapic_write_indirect(ioapic
, data
);
315 kvm_ioapic_update_eoi(ioapic
->kvm
, data
, IOAPIC_LEVEL_TRIG
);
323 mutex_unlock(&ioapic
->kvm
->irq_lock
);
327 void kvm_ioapic_reset(struct kvm_ioapic
*ioapic
)
331 for (i
= 0; i
< IOAPIC_NUM_PINS
; i
++)
332 ioapic
->redirtbl
[i
].fields
.mask
= 1;
333 ioapic
->base_address
= IOAPIC_DEFAULT_BASE_ADDRESS
;
334 ioapic
->ioregsel
= 0;
339 static const struct kvm_io_device_ops ioapic_mmio_ops
= {
340 .read
= ioapic_mmio_read
,
341 .write
= ioapic_mmio_write
,
344 int kvm_ioapic_init(struct kvm
*kvm
)
346 struct kvm_ioapic
*ioapic
;
349 ioapic
= kzalloc(sizeof(struct kvm_ioapic
), GFP_KERNEL
);
352 kvm
->arch
.vioapic
= ioapic
;
353 kvm_ioapic_reset(ioapic
);
354 kvm_iodevice_init(&ioapic
->dev
, &ioapic_mmio_ops
);
356 ret
= kvm_io_bus_register_dev(kvm
, &kvm
->mmio_bus
, &ioapic
->dev
);