1 #ifndef _ASM_X86_DMA_MAPPING_H
2 #define _ASM_X86_DMA_MAPPING_H
5 * IOMMU interface. See Documentation/PCI/PCI-DMA-mapping.txt and
6 * Documentation/DMA-API.txt for documentation.
9 #include <linux/kmemcheck.h>
10 #include <linux/scatterlist.h>
11 #include <linux/dma-debug.h>
12 #include <linux/dma-attrs.h>
14 #include <asm/swiotlb.h>
15 #include <asm-generic/dma-coherent.h>
18 # define ISA_DMA_BIT_MASK DMA_BIT_MASK(24)
20 # define ISA_DMA_BIT_MASK DMA_BIT_MASK(32)
23 extern dma_addr_t bad_dma_address
;
24 extern int iommu_merge
;
25 extern struct device x86_dma_fallback_dev
;
26 extern int panic_on_overflow
;
28 extern struct dma_map_ops
*dma_ops
;
30 static inline struct dma_map_ops
*get_dma_ops(struct device
*dev
)
35 if (unlikely(!dev
) || !dev
->archdata
.dma_ops
)
38 return dev
->archdata
.dma_ops
;
42 #include <asm-generic/dma-mapping-common.h>
44 /* Make sure we keep the same behaviour */
45 static inline int dma_mapping_error(struct device
*dev
, dma_addr_t dma_addr
)
47 struct dma_map_ops
*ops
= get_dma_ops(dev
);
48 if (ops
->mapping_error
)
49 return ops
->mapping_error(dev
, dma_addr
);
51 return (dma_addr
== bad_dma_address
);
54 #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
55 #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
56 #define dma_is_consistent(d, h) (1)
58 extern int dma_supported(struct device
*hwdev
, u64 mask
);
59 extern int dma_set_mask(struct device
*dev
, u64 mask
);
61 extern void *dma_generic_alloc_coherent(struct device
*dev
, size_t size
,
62 dma_addr_t
*dma_addr
, gfp_t flag
);
64 static inline bool dma_capable(struct device
*dev
, dma_addr_t addr
, size_t size
)
69 return addr
+ size
<= *dev
->dma_mask
;
72 static inline dma_addr_t
phys_to_dma(struct device
*dev
, phys_addr_t paddr
)
77 static inline phys_addr_t
dma_to_phys(struct device
*dev
, dma_addr_t daddr
)
83 dma_cache_sync(struct device
*dev
, void *vaddr
, size_t size
,
84 enum dma_data_direction dir
)
86 flush_write_buffers();
89 static inline int dma_get_cache_alignment(void)
91 /* no easy way to get cache size on all x86, so return the
92 * maximum possible, to be safe */
93 return boot_cpu_data
.x86_clflush_size
;
96 static inline unsigned long dma_alloc_coherent_mask(struct device
*dev
,
99 unsigned long dma_mask
= 0;
101 dma_mask
= dev
->coherent_dma_mask
;
103 dma_mask
= (gfp
& GFP_DMA
) ? DMA_BIT_MASK(24) : DMA_BIT_MASK(32);
108 static inline gfp_t
dma_alloc_coherent_gfp_flags(struct device
*dev
, gfp_t gfp
)
110 unsigned long dma_mask
= dma_alloc_coherent_mask(dev
, gfp
);
112 if (dma_mask
<= DMA_BIT_MASK(24))
115 if (dma_mask
<= DMA_BIT_MASK(32) && !(gfp
& GFP_DMA
))
122 dma_alloc_coherent(struct device
*dev
, size_t size
, dma_addr_t
*dma_handle
,
125 struct dma_map_ops
*ops
= get_dma_ops(dev
);
128 gfp
&= ~(__GFP_DMA
| __GFP_HIGHMEM
| __GFP_DMA32
);
130 if (dma_alloc_from_coherent(dev
, size
, dma_handle
, &memory
))
134 dev
= &x86_dma_fallback_dev
;
136 if (!is_device_dma_capable(dev
))
139 if (!ops
->alloc_coherent
)
142 memory
= ops
->alloc_coherent(dev
, size
, dma_handle
,
143 dma_alloc_coherent_gfp_flags(dev
, gfp
));
144 debug_dma_alloc_coherent(dev
, size
, *dma_handle
, memory
);
149 static inline void dma_free_coherent(struct device
*dev
, size_t size
,
150 void *vaddr
, dma_addr_t bus
)
152 struct dma_map_ops
*ops
= get_dma_ops(dev
);
154 WARN_ON(irqs_disabled()); /* for portability */
156 if (dma_release_from_coherent(dev
, get_order(size
), vaddr
))
159 debug_dma_free_coherent(dev
, size
, vaddr
, bus
);
160 if (ops
->free_coherent
)
161 ops
->free_coherent(dev
, size
, vaddr
, bus
);