initial commit with v2.6.32.60
[linux-2.6.32.60-moxart.git] / drivers / net / wireless / iwlwifi / iwl-tx.c
blobc3d7dd6690296263a85eaa307ebe5f0f9963d84b
1 /******************************************************************************
3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *****************************************************************************/
30 #include <linux/etherdevice.h>
31 #include <linux/sched.h>
32 #include <net/mac80211.h>
33 #include "iwl-eeprom.h"
34 #include "iwl-dev.h"
35 #include "iwl-core.h"
36 #include "iwl-sta.h"
37 #include "iwl-io.h"
38 #include "iwl-helpers.h"
40 static const u16 default_tid_to_tx_fifo[] = {
41 IWL_TX_FIFO_AC1,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC0,
44 IWL_TX_FIFO_AC1,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC2,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_AC3,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_NONE,
57 IWL_TX_FIFO_AC3
60 static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
61 struct iwl_dma_ptr *ptr, size_t size)
63 ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
64 GFP_KERNEL);
65 if (!ptr->addr)
66 return -ENOMEM;
67 ptr->size = size;
68 return 0;
71 static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
72 struct iwl_dma_ptr *ptr)
74 if (unlikely(!ptr->addr))
75 return;
77 dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
78 memset(ptr, 0, sizeof(*ptr));
81 /**
82 * iwl_txq_update_write_ptr - Send new write index to hardware
84 int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
86 u32 reg = 0;
87 int ret = 0;
88 int txq_id = txq->q.id;
90 if (txq->need_update == 0)
91 return ret;
93 /* if we're trying to save power */
94 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
95 /* wake up nic if it's powered down ...
96 * uCode will wake up, and interrupt us again, so next
97 * time we'll skip this part. */
98 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
100 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
101 IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
102 iwl_set_bit(priv, CSR_GP_CNTRL,
103 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
104 return ret;
107 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
108 txq->q.write_ptr | (txq_id << 8));
110 /* else not in power-save mode, uCode will never sleep when we're
111 * trying to tx (during RFKILL, we're not trying to tx). */
112 } else
113 iwl_write32(priv, HBUS_TARG_WRPTR,
114 txq->q.write_ptr | (txq_id << 8));
116 txq->need_update = 0;
118 return ret;
120 EXPORT_SYMBOL(iwl_txq_update_write_ptr);
123 void iwl_free_tfds_in_queue(struct iwl_priv *priv,
124 int sta_id, int tid, int freed)
126 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
127 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
128 else {
129 IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
130 priv->stations[sta_id].tid[tid].tfds_in_queue,
131 freed);
132 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
135 EXPORT_SYMBOL(iwl_free_tfds_in_queue);
138 * iwl_tx_queue_free - Deallocate DMA queue.
139 * @txq: Transmit queue to deallocate.
141 * Empty queue by removing and destroying all BD's.
142 * Free all buffers.
143 * 0-fill, but do not free "txq" descriptor structure.
145 void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
147 struct iwl_tx_queue *txq = &priv->txq[txq_id];
148 struct iwl_queue *q = &txq->q;
149 struct device *dev = &priv->pci_dev->dev;
150 int i, len;
152 if (q->n_bd == 0)
153 return;
155 /* first, empty all BD's */
156 for (; q->write_ptr != q->read_ptr;
157 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
158 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
160 len = sizeof(struct iwl_device_cmd) * q->n_window;
162 /* De-alloc array of command/tx buffers */
163 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
164 kfree(txq->cmd[i]);
166 /* De-alloc circular buffer of TFDs */
167 if (txq->q.n_bd)
168 dma_free_coherent(dev, priv->hw_params.tfd_size *
169 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
171 /* De-alloc array of per-TFD driver data */
172 kfree(txq->txb);
173 txq->txb = NULL;
175 /* deallocate arrays */
176 kfree(txq->cmd);
177 kfree(txq->meta);
178 txq->cmd = NULL;
179 txq->meta = NULL;
181 /* 0-fill queue descriptor structure */
182 memset(txq, 0, sizeof(*txq));
184 EXPORT_SYMBOL(iwl_tx_queue_free);
187 * iwl_cmd_queue_free - Deallocate DMA queue.
188 * @txq: Transmit queue to deallocate.
190 * Empty queue by removing and destroying all BD's.
191 * Free all buffers.
192 * 0-fill, but do not free "txq" descriptor structure.
194 void iwl_cmd_queue_free(struct iwl_priv *priv)
196 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
197 struct iwl_queue *q = &txq->q;
198 struct device *dev = &priv->pci_dev->dev;
199 int i, len;
201 if (q->n_bd == 0)
202 return;
204 len = sizeof(struct iwl_device_cmd) * q->n_window;
205 len += IWL_MAX_SCAN_SIZE;
207 /* De-alloc array of command/tx buffers */
208 for (i = 0; i <= TFD_CMD_SLOTS; i++)
209 kfree(txq->cmd[i]);
211 /* De-alloc circular buffer of TFDs */
212 if (txq->q.n_bd)
213 dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
214 txq->tfds, txq->q.dma_addr);
216 /* deallocate arrays */
217 kfree(txq->cmd);
218 kfree(txq->meta);
219 txq->cmd = NULL;
220 txq->meta = NULL;
222 /* 0-fill queue descriptor structure */
223 memset(txq, 0, sizeof(*txq));
225 EXPORT_SYMBOL(iwl_cmd_queue_free);
227 /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
228 * DMA services
230 * Theory of operation
232 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
233 * of buffer descriptors, each of which points to one or more data buffers for
234 * the device to read from or fill. Driver and device exchange status of each
235 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
236 * entries in each circular buffer, to protect against confusing empty and full
237 * queue states.
239 * The device reads or writes the data in the queues via the device's several
240 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
242 * For Tx queue, there are low mark and high mark limits. If, after queuing
243 * the packet for Tx, free space become < low mark, Tx queue stopped. When
244 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
245 * Tx queue resumed.
247 * See more detailed info in iwl-4965-hw.h.
248 ***************************************************/
250 int iwl_queue_space(const struct iwl_queue *q)
252 int s = q->read_ptr - q->write_ptr;
254 if (q->read_ptr > q->write_ptr)
255 s -= q->n_bd;
257 if (s <= 0)
258 s += q->n_window;
259 /* keep some reserve to not confuse empty and full situations */
260 s -= 2;
261 if (s < 0)
262 s = 0;
263 return s;
265 EXPORT_SYMBOL(iwl_queue_space);
269 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
271 static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
272 int count, int slots_num, u32 id)
274 q->n_bd = count;
275 q->n_window = slots_num;
276 q->id = id;
278 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
279 * and iwl_queue_dec_wrap are broken. */
280 BUG_ON(!is_power_of_2(count));
282 /* slots_num must be power-of-two size, otherwise
283 * get_cmd_index is broken. */
284 BUG_ON(!is_power_of_2(slots_num));
286 q->low_mark = q->n_window / 4;
287 if (q->low_mark < 4)
288 q->low_mark = 4;
290 q->high_mark = q->n_window / 8;
291 if (q->high_mark < 2)
292 q->high_mark = 2;
294 q->write_ptr = q->read_ptr = 0;
296 return 0;
300 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
302 static int iwl_tx_queue_alloc(struct iwl_priv *priv,
303 struct iwl_tx_queue *txq, u32 id)
305 struct device *dev = &priv->pci_dev->dev;
306 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
308 /* Driver private data, only for Tx (not command) queues,
309 * not shared with device. */
310 if (id != IWL_CMD_QUEUE_NUM) {
311 txq->txb = kmalloc(sizeof(txq->txb[0]) *
312 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
313 if (!txq->txb) {
314 IWL_ERR(priv, "kmalloc for auxiliary BD "
315 "structures failed\n");
316 goto error;
318 } else {
319 txq->txb = NULL;
322 /* Circular buffer of transmit frame descriptors (TFDs),
323 * shared with device */
324 txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
325 GFP_KERNEL);
326 if (!txq->tfds) {
327 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
328 goto error;
330 txq->q.id = id;
332 return 0;
334 error:
335 kfree(txq->txb);
336 txq->txb = NULL;
338 return -ENOMEM;
342 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
344 int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
345 int slots_num, u32 txq_id)
347 int i, len;
348 int ret;
349 int actual_slots = slots_num;
352 * Alloc buffer array for commands (Tx or other types of commands).
353 * For the command queue (#4), allocate command space + one big
354 * command for scan, since scan command is very huge; the system will
355 * not have two scans at the same time, so only one is needed.
356 * For normal Tx queues (all other queues), no super-size command
357 * space is needed.
359 if (txq_id == IWL_CMD_QUEUE_NUM)
360 actual_slots++;
362 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
363 GFP_KERNEL);
364 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
365 GFP_KERNEL);
367 if (!txq->meta || !txq->cmd)
368 goto out_free_arrays;
370 len = sizeof(struct iwl_device_cmd);
371 for (i = 0; i < actual_slots; i++) {
372 /* only happens for cmd queue */
373 if (i == slots_num)
374 len += IWL_MAX_SCAN_SIZE;
376 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
377 if (!txq->cmd[i])
378 goto err;
381 /* Alloc driver data array and TFD circular buffer */
382 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
383 if (ret)
384 goto err;
386 txq->need_update = 0;
388 /* aggregation TX queues will get their ID when aggregation begins */
389 if (txq_id <= IWL_TX_FIFO_AC3)
390 txq->swq_id = txq_id;
392 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
393 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
394 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
396 /* Initialize queue's high/low-water marks, and head/tail indexes */
397 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
399 /* Tell device where to find queue */
400 priv->cfg->ops->lib->txq_init(priv, txq);
402 return 0;
403 err:
404 for (i = 0; i < actual_slots; i++)
405 kfree(txq->cmd[i]);
406 out_free_arrays:
407 kfree(txq->meta);
408 kfree(txq->cmd);
410 return -ENOMEM;
412 EXPORT_SYMBOL(iwl_tx_queue_init);
415 * iwl_hw_txq_ctx_free - Free TXQ Context
417 * Destroy all TX DMA queues and structures
419 void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
421 int txq_id;
423 /* Tx queues */
424 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
425 if (txq_id == IWL_CMD_QUEUE_NUM)
426 iwl_cmd_queue_free(priv);
427 else
428 iwl_tx_queue_free(priv, txq_id);
430 iwl_free_dma_ptr(priv, &priv->kw);
432 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
434 EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
437 * iwl_txq_ctx_reset - Reset TX queue context
438 * Destroys all DMA structures and initialize them again
440 * @param priv
441 * @return error code
443 int iwl_txq_ctx_reset(struct iwl_priv *priv)
445 int ret = 0;
446 int txq_id, slots_num;
447 unsigned long flags;
449 /* Free all tx/cmd queues and keep-warm buffer */
450 iwl_hw_txq_ctx_free(priv);
452 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
453 priv->hw_params.scd_bc_tbls_size);
454 if (ret) {
455 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
456 goto error_bc_tbls;
458 /* Alloc keep-warm buffer */
459 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
460 if (ret) {
461 IWL_ERR(priv, "Keep Warm allocation failed\n");
462 goto error_kw;
464 spin_lock_irqsave(&priv->lock, flags);
466 /* Turn off all Tx DMA fifos */
467 priv->cfg->ops->lib->txq_set_sched(priv, 0);
469 /* Tell NIC where to find the "keep warm" buffer */
470 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
472 spin_unlock_irqrestore(&priv->lock, flags);
474 /* Alloc and init all Tx queues, including the command queue (#4) */
475 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
476 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
477 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
478 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
479 txq_id);
480 if (ret) {
481 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
482 goto error;
486 return ret;
488 error:
489 iwl_hw_txq_ctx_free(priv);
490 iwl_free_dma_ptr(priv, &priv->kw);
491 error_kw:
492 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
493 error_bc_tbls:
494 return ret;
498 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
500 void iwl_txq_ctx_stop(struct iwl_priv *priv)
502 int ch;
503 unsigned long flags;
505 /* Turn off all Tx DMA fifos */
506 spin_lock_irqsave(&priv->lock, flags);
508 priv->cfg->ops->lib->txq_set_sched(priv, 0);
510 /* Stop each Tx DMA channel, and wait for it to be idle */
511 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
512 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
513 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
514 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
515 1000);
517 spin_unlock_irqrestore(&priv->lock, flags);
519 /* Deallocate memory for all Tx queues */
520 iwl_hw_txq_ctx_free(priv);
522 EXPORT_SYMBOL(iwl_txq_ctx_stop);
525 * handle build REPLY_TX command notification.
527 static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
528 struct iwl_tx_cmd *tx_cmd,
529 struct ieee80211_tx_info *info,
530 struct ieee80211_hdr *hdr,
531 u8 std_id)
533 __le16 fc = hdr->frame_control;
534 __le32 tx_flags = tx_cmd->tx_flags;
536 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
537 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
538 tx_flags |= TX_CMD_FLG_ACK_MSK;
539 if (ieee80211_is_mgmt(fc))
540 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
541 if (ieee80211_is_probe_resp(fc) &&
542 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
543 tx_flags |= TX_CMD_FLG_TSF_MSK;
544 } else {
545 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
546 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
549 if (ieee80211_is_back_req(fc))
550 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
553 tx_cmd->sta_id = std_id;
554 if (ieee80211_has_morefrags(fc))
555 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
557 if (ieee80211_is_data_qos(fc)) {
558 u8 *qc = ieee80211_get_qos_ctl(hdr);
559 tx_cmd->tid_tspec = qc[0] & 0xf;
560 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
561 } else {
562 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
565 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
567 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
568 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
570 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
571 if (ieee80211_is_mgmt(fc)) {
572 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
573 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
574 else
575 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
576 } else {
577 tx_cmd->timeout.pm_frame_timeout = 0;
580 tx_cmd->driver_txop = 0;
581 tx_cmd->tx_flags = tx_flags;
582 tx_cmd->next_frame_len = 0;
585 #define RTS_HCCA_RETRY_LIMIT 3
586 #define RTS_DFAULT_RETRY_LIMIT 60
588 static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
589 struct iwl_tx_cmd *tx_cmd,
590 struct ieee80211_tx_info *info,
591 __le16 fc, int is_hcca)
593 u32 rate_flags;
594 int rate_idx;
595 u8 rts_retry_limit;
596 u8 data_retry_limit;
597 u8 rate_plcp;
599 /* Set retry limit on DATA packets and Probe Responses*/
600 if (priv->data_retry_limit != -1)
601 data_retry_limit = priv->data_retry_limit;
602 else if (ieee80211_is_probe_resp(fc))
603 data_retry_limit = 3;
604 else
605 data_retry_limit = IWL_DEFAULT_TX_RETRY;
606 tx_cmd->data_retry_limit = data_retry_limit;
608 /* Set retry limit on RTS packets */
609 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
610 RTS_DFAULT_RETRY_LIMIT;
611 if (data_retry_limit < rts_retry_limit)
612 rts_retry_limit = data_retry_limit;
613 tx_cmd->rts_retry_limit = rts_retry_limit;
615 /* DATA packets will use the uCode station table for rate/antenna
616 * selection */
617 if (ieee80211_is_data(fc)) {
618 tx_cmd->initial_rate_index = 0;
619 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
620 return;
624 * If the current TX rate stored in mac80211 has the MCS bit set, it's
625 * not really a TX rate. Thus, we use the lowest supported rate for
626 * this band. Also use the lowest supported rate if the stored rate
627 * index is invalid.
629 rate_idx = info->control.rates[0].idx;
630 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
631 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
632 rate_idx = rate_lowest_index(&priv->bands[info->band],
633 info->control.sta);
634 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
635 if (info->band == IEEE80211_BAND_5GHZ)
636 rate_idx += IWL_FIRST_OFDM_RATE;
637 /* Get PLCP rate for tx_cmd->rate_n_flags */
638 rate_plcp = iwl_rates[rate_idx].plcp;
639 /* Zero out flags for this packet */
640 rate_flags = 0;
642 /* Set CCK flag as needed */
643 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
644 rate_flags |= RATE_MCS_CCK_MSK;
646 /* Set up RTS and CTS flags for certain packets */
647 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
648 case cpu_to_le16(IEEE80211_STYPE_AUTH):
649 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
650 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
651 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
652 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
653 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
654 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
656 break;
657 default:
658 break;
661 /* Set up antennas */
662 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
663 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
665 /* Set the rate in the TX cmd */
666 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
669 static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
670 struct ieee80211_tx_info *info,
671 struct iwl_tx_cmd *tx_cmd,
672 struct sk_buff *skb_frag,
673 int sta_id)
675 struct ieee80211_key_conf *keyconf = info->control.hw_key;
677 switch (keyconf->alg) {
678 case ALG_CCMP:
679 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
680 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
681 if (info->flags & IEEE80211_TX_CTL_AMPDU)
682 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
683 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
684 break;
686 case ALG_TKIP:
687 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
688 ieee80211_get_tkip_key(keyconf, skb_frag,
689 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
690 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
691 break;
693 case ALG_WEP:
694 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
695 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
697 if (keyconf->keylen == WEP_KEY_LEN_128)
698 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
700 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
702 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
703 "with key %d\n", keyconf->keyidx);
704 break;
706 default:
707 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
708 break;
713 * start REPLY_TX command process
715 int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
717 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
718 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
719 struct iwl_tx_queue *txq;
720 struct iwl_queue *q;
721 struct iwl_device_cmd *out_cmd;
722 struct iwl_cmd_meta *out_meta;
723 struct iwl_tx_cmd *tx_cmd;
724 int swq_id, txq_id;
725 dma_addr_t phys_addr;
726 dma_addr_t txcmd_phys;
727 dma_addr_t scratch_phys;
728 u16 len, len_org;
729 u16 seq_number = 0;
730 __le16 fc;
731 u8 hdr_len;
732 u8 sta_id;
733 u8 wait_write_ptr = 0;
734 u8 tid = 0;
735 u8 *qc = NULL;
736 unsigned long flags;
737 int ret;
739 spin_lock_irqsave(&priv->lock, flags);
740 if (iwl_is_rfkill(priv)) {
741 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
742 goto drop_unlock;
745 fc = hdr->frame_control;
747 #ifdef CONFIG_IWLWIFI_DEBUG
748 if (ieee80211_is_auth(fc))
749 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
750 else if (ieee80211_is_assoc_req(fc))
751 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
752 else if (ieee80211_is_reassoc_req(fc))
753 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
754 #endif
756 /* drop all non-injected data frame if we are not associated */
757 if (ieee80211_is_data(fc) &&
758 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
759 (!iwl_is_associated(priv) ||
760 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
761 !priv->assoc_station_added)) {
762 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
763 goto drop_unlock;
766 hdr_len = ieee80211_hdrlen(fc);
768 /* Find (or create) index into station table for destination station */
769 if (info->flags & IEEE80211_TX_CTL_INJECTED)
770 sta_id = priv->hw_params.bcast_sta_id;
771 else
772 sta_id = iwl_get_sta_id(priv, hdr);
773 if (sta_id == IWL_INVALID_STATION) {
774 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
775 hdr->addr1);
776 goto drop_unlock;
779 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
781 txq_id = skb_get_queue_mapping(skb);
782 if (ieee80211_is_data_qos(fc)) {
783 qc = ieee80211_get_qos_ctl(hdr);
784 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
785 if (unlikely(tid >= MAX_TID_COUNT))
786 goto drop_unlock;
787 seq_number = priv->stations[sta_id].tid[tid].seq_number;
788 seq_number &= IEEE80211_SCTL_SEQ;
789 hdr->seq_ctrl = hdr->seq_ctrl &
790 cpu_to_le16(IEEE80211_SCTL_FRAG);
791 hdr->seq_ctrl |= cpu_to_le16(seq_number);
792 seq_number += 0x10;
793 /* aggregation is on for this <sta,tid> */
794 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
795 priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
796 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
800 txq = &priv->txq[txq_id];
801 swq_id = txq->swq_id;
802 q = &txq->q;
804 if (unlikely(iwl_queue_space(q) < q->high_mark))
805 goto drop_unlock;
807 if (ieee80211_is_data_qos(fc))
808 priv->stations[sta_id].tid[tid].tfds_in_queue++;
810 /* Set up driver data for this TFD */
811 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
812 txq->txb[q->write_ptr].skb[0] = skb;
814 /* Set up first empty entry in queue's array of Tx/cmd buffers */
815 out_cmd = txq->cmd[q->write_ptr];
816 out_meta = &txq->meta[q->write_ptr];
817 tx_cmd = &out_cmd->cmd.tx;
818 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
819 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
822 * Set up the Tx-command (not MAC!) header.
823 * Store the chosen Tx queue and TFD index within the sequence field;
824 * after Tx, uCode's Tx response will return this value so driver can
825 * locate the frame within the tx queue and do post-tx processing.
827 out_cmd->hdr.cmd = REPLY_TX;
828 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
829 INDEX_TO_SEQ(q->write_ptr)));
831 /* Copy MAC header from skb into command buffer */
832 memcpy(tx_cmd->hdr, hdr, hdr_len);
835 /* Total # bytes to be transmitted */
836 len = (u16)skb->len;
837 tx_cmd->len = cpu_to_le16(len);
839 if (info->control.hw_key)
840 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
842 /* TODO need this for burst mode later on */
843 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
844 iwl_dbg_log_tx_data_frame(priv, len, hdr);
846 /* set is_hcca to 0; it probably will never be implemented */
847 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
849 iwl_update_stats(priv, true, fc, len);
851 * Use the first empty entry in this queue's command buffer array
852 * to contain the Tx command and MAC header concatenated together
853 * (payload data will be in another buffer).
854 * Size of this varies, due to varying MAC header length.
855 * If end is not dword aligned, we'll have 2 extra bytes at the end
856 * of the MAC header (device reads on dword boundaries).
857 * We'll tell device about this padding later.
859 len = sizeof(struct iwl_tx_cmd) +
860 sizeof(struct iwl_cmd_header) + hdr_len;
862 len_org = len;
863 len = (len + 3) & ~3;
865 if (len_org != len)
866 len_org = 1;
867 else
868 len_org = 0;
870 /* Tell NIC about any 2-byte padding after MAC header */
871 if (len_org)
872 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
874 /* Physical address of this Tx command's header (not MAC header!),
875 * within command buffer array. */
876 txcmd_phys = pci_map_single(priv->pci_dev,
877 &out_cmd->hdr, len,
878 PCI_DMA_BIDIRECTIONAL);
879 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
880 pci_unmap_len_set(out_meta, len, len);
881 /* Add buffer containing Tx command and MAC(!) header to TFD's
882 * first entry */
883 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
884 txcmd_phys, len, 1, 0);
886 if (!ieee80211_has_morefrags(hdr->frame_control)) {
887 txq->need_update = 1;
888 if (qc)
889 priv->stations[sta_id].tid[tid].seq_number = seq_number;
890 } else {
891 wait_write_ptr = 1;
892 txq->need_update = 0;
895 /* Set up TFD's 2nd entry to point directly to remainder of skb,
896 * if any (802.11 null frames have no payload). */
897 len = skb->len - hdr_len;
898 if (len) {
899 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
900 len, PCI_DMA_TODEVICE);
901 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
902 phys_addr, len,
903 0, 0);
906 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
907 offsetof(struct iwl_tx_cmd, scratch);
909 len = sizeof(struct iwl_tx_cmd) +
910 sizeof(struct iwl_cmd_header) + hdr_len;
911 /* take back ownership of DMA buffer to enable update */
912 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
913 len, PCI_DMA_BIDIRECTIONAL);
914 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
915 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
917 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
918 le16_to_cpu(out_cmd->hdr.sequence));
919 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
920 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
921 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
923 /* Set up entry for this TFD in Tx byte-count array */
924 if (info->flags & IEEE80211_TX_CTL_AMPDU)
925 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
926 le16_to_cpu(tx_cmd->len));
928 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
929 len, PCI_DMA_BIDIRECTIONAL);
931 /* Tell device the write index *just past* this latest filled TFD */
932 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
933 ret = iwl_txq_update_write_ptr(priv, txq);
934 spin_unlock_irqrestore(&priv->lock, flags);
936 if (ret)
937 return ret;
939 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
940 if (wait_write_ptr) {
941 spin_lock_irqsave(&priv->lock, flags);
942 txq->need_update = 1;
943 iwl_txq_update_write_ptr(priv, txq);
944 spin_unlock_irqrestore(&priv->lock, flags);
945 } else {
946 iwl_stop_queue(priv, txq->swq_id);
950 return 0;
952 drop_unlock:
953 spin_unlock_irqrestore(&priv->lock, flags);
954 return -1;
956 EXPORT_SYMBOL(iwl_tx_skb);
958 /*************** HOST COMMAND QUEUE FUNCTIONS *****/
961 * iwl_enqueue_hcmd - enqueue a uCode command
962 * @priv: device private data point
963 * @cmd: a point to the ucode command structure
965 * The function returns < 0 values to indicate the operation is
966 * failed. On success, it turns the index (> 0) of command in the
967 * command queue.
969 int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
971 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
972 struct iwl_queue *q = &txq->q;
973 struct iwl_device_cmd *out_cmd;
974 struct iwl_cmd_meta *out_meta;
975 dma_addr_t phys_addr;
976 unsigned long flags;
977 int len, ret;
978 u32 idx;
979 u16 fix_size;
981 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
982 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
984 /* If any of the command structures end up being larger than
985 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
986 * we will need to increase the size of the TFD entries */
987 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
988 !(cmd->flags & CMD_SIZE_HUGE));
990 if (iwl_is_rfkill(priv)) {
991 IWL_DEBUG_INFO(priv, "Not sending command - RF KILL\n");
992 return -EIO;
995 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
996 IWL_ERR(priv, "No space for Tx\n");
997 return -ENOSPC;
1000 spin_lock_irqsave(&priv->hcmd_lock, flags);
1002 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
1003 out_cmd = txq->cmd[idx];
1004 out_meta = &txq->meta[idx];
1006 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
1007 out_meta->flags = cmd->flags;
1008 if (cmd->flags & CMD_WANT_SKB)
1009 out_meta->source = cmd;
1010 if (cmd->flags & CMD_ASYNC)
1011 out_meta->callback = cmd->callback;
1013 out_cmd->hdr.cmd = cmd->id;
1014 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1016 /* At this point, the out_cmd now has all of the incoming cmd
1017 * information */
1019 out_cmd->hdr.flags = 0;
1020 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1021 INDEX_TO_SEQ(q->write_ptr));
1022 if (cmd->flags & CMD_SIZE_HUGE)
1023 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
1024 len = sizeof(struct iwl_device_cmd);
1025 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
1028 #ifdef CONFIG_IWLWIFI_DEBUG
1029 switch (out_cmd->hdr.cmd) {
1030 case REPLY_TX_LINK_QUALITY_CMD:
1031 case SENSITIVITY_CMD:
1032 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
1033 "%d bytes at %d[%d]:%d\n",
1034 get_cmd_string(out_cmd->hdr.cmd),
1035 out_cmd->hdr.cmd,
1036 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1037 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1038 break;
1039 default:
1040 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
1041 "%d bytes at %d[%d]:%d\n",
1042 get_cmd_string(out_cmd->hdr.cmd),
1043 out_cmd->hdr.cmd,
1044 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1045 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1047 #endif
1048 txq->need_update = 1;
1050 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1051 /* Set up entry in queue's byte count circular buffer */
1052 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
1054 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1055 fix_size, PCI_DMA_BIDIRECTIONAL);
1056 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1057 pci_unmap_len_set(out_meta, len, fix_size);
1059 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1060 phys_addr, fix_size, 1,
1061 U32_PAD(cmd->len));
1063 /* Increment and update queue's write index */
1064 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1065 ret = iwl_txq_update_write_ptr(priv, txq);
1067 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1068 return ret ? ret : idx;
1071 int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1073 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1074 struct iwl_queue *q = &txq->q;
1075 struct iwl_tx_info *tx_info;
1076 int nfreed = 0;
1077 struct ieee80211_hdr *hdr;
1079 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
1080 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1081 "is out of range [0-%d] %d %d.\n", txq_id,
1082 index, q->n_bd, q->write_ptr, q->read_ptr);
1083 return 0;
1086 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1087 q->read_ptr != index;
1088 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1090 tx_info = &txq->txb[txq->q.read_ptr];
1092 if (WARN_ON_ONCE(tx_info->skb == NULL))
1093 continue;
1095 hdr = (struct ieee80211_hdr *)tx_info->skb[0]->data;
1096 if (ieee80211_is_data_qos(hdr->frame_control))
1097 nfreed++;
1099 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1100 tx_info->skb[0] = NULL;
1102 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1103 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1105 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1107 return nfreed;
1109 EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1113 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1115 * When FW advances 'R' index, all entries between old and new 'R' index
1116 * need to be reclaimed. As result, some free space forms. If there is
1117 * enough free space (> low mark), wake the stack that feeds us.
1119 static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1120 int idx, int cmd_idx)
1122 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1123 struct iwl_queue *q = &txq->q;
1124 int nfreed = 0;
1126 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
1127 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1128 "is out of range [0-%d] %d %d.\n", txq_id,
1129 idx, q->n_bd, q->write_ptr, q->read_ptr);
1130 return;
1133 pci_unmap_single(priv->pci_dev,
1134 pci_unmap_addr(&txq->meta[cmd_idx], mapping),
1135 pci_unmap_len(&txq->meta[cmd_idx], len),
1136 PCI_DMA_BIDIRECTIONAL);
1138 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1139 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1141 if (nfreed++ > 0) {
1142 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
1143 q->write_ptr, q->read_ptr);
1144 queue_work(priv->workqueue, &priv->restart);
1151 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1152 * @rxb: Rx buffer to reclaim
1154 * If an Rx buffer has an async callback associated with it the callback
1155 * will be executed. The attached skb (if present) will only be freed
1156 * if the callback returns 1
1158 void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1160 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1161 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1162 int txq_id = SEQ_TO_QUEUE(sequence);
1163 int index = SEQ_TO_INDEX(sequence);
1164 int cmd_index;
1165 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
1166 struct iwl_device_cmd *cmd;
1167 struct iwl_cmd_meta *meta;
1169 /* If a Tx command is being handled and it isn't in the actual
1170 * command queue then there a command routing bug has been introduced
1171 * in the queue management code. */
1172 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
1173 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1174 txq_id, sequence,
1175 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1176 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1177 iwl_print_hex_error(priv, pkt, 32);
1178 return;
1181 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
1182 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
1183 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
1185 /* Input error checking is done when commands are added to queue. */
1186 if (meta->flags & CMD_WANT_SKB) {
1187 meta->source->reply_skb = rxb->skb;
1188 rxb->skb = NULL;
1189 } else if (meta->callback)
1190 meta->callback(priv, cmd, rxb->skb);
1192 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
1194 if (!(meta->flags & CMD_ASYNC)) {
1195 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1196 wake_up_interruptible(&priv->wait_command_queue);
1199 EXPORT_SYMBOL(iwl_tx_cmd_complete);
1202 * Find first available (lowest unused) Tx Queue, mark it "active".
1203 * Called only when finding queue for aggregation.
1204 * Should never return anything < 7, because they should already
1205 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1207 static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1209 int txq_id;
1211 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1212 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1213 return txq_id;
1214 return -1;
1217 int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1219 int sta_id;
1220 int tx_fifo;
1221 int txq_id;
1222 int ret;
1223 unsigned long flags;
1224 struct iwl_tid_data *tid_data;
1226 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1227 tx_fifo = default_tid_to_tx_fifo[tid];
1228 else
1229 return -EINVAL;
1231 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
1232 __func__, ra, tid);
1234 sta_id = iwl_find_station(priv, ra);
1235 if (sta_id == IWL_INVALID_STATION) {
1236 IWL_ERR(priv, "Start AGG on invalid station\n");
1237 return -ENXIO;
1239 if (unlikely(tid >= MAX_TID_COUNT))
1240 return -EINVAL;
1242 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
1243 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
1244 return -ENXIO;
1247 txq_id = iwl_txq_ctx_activate_free(priv);
1248 if (txq_id == -1) {
1249 IWL_ERR(priv, "No free aggregation queue available\n");
1250 return -ENXIO;
1253 spin_lock_irqsave(&priv->sta_lock, flags);
1254 tid_data = &priv->stations[sta_id].tid[tid];
1255 *ssn = SEQ_TO_SN(tid_data->seq_number);
1256 tid_data->agg.txq_id = txq_id;
1257 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
1258 spin_unlock_irqrestore(&priv->sta_lock, flags);
1260 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1261 sta_id, tid, *ssn);
1262 if (ret)
1263 return ret;
1265 if (tid_data->tfds_in_queue == 0) {
1266 IWL_DEBUG_HT(priv, "HW queue is empty\n");
1267 tid_data->agg.state = IWL_AGG_ON;
1268 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1269 } else {
1270 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
1271 tid_data->tfds_in_queue);
1272 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1274 return ret;
1276 EXPORT_SYMBOL(iwl_tx_agg_start);
1278 int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1280 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1281 struct iwl_tid_data *tid_data;
1282 int write_ptr, read_ptr;
1283 unsigned long flags;
1285 if (!ra) {
1286 IWL_ERR(priv, "ra = NULL\n");
1287 return -EINVAL;
1290 if (unlikely(tid >= MAX_TID_COUNT))
1291 return -EINVAL;
1293 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1294 tx_fifo_id = default_tid_to_tx_fifo[tid];
1295 else
1296 return -EINVAL;
1298 sta_id = iwl_find_station(priv, ra);
1300 if (sta_id == IWL_INVALID_STATION) {
1301 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
1302 return -ENXIO;
1305 if (priv->stations[sta_id].tid[tid].agg.state ==
1306 IWL_EMPTYING_HW_QUEUE_ADDBA) {
1307 IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
1308 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1309 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1310 return 0;
1313 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
1314 IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
1316 tid_data = &priv->stations[sta_id].tid[tid];
1317 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1318 txq_id = tid_data->agg.txq_id;
1319 write_ptr = priv->txq[txq_id].q.write_ptr;
1320 read_ptr = priv->txq[txq_id].q.read_ptr;
1322 /* The queue is not empty */
1323 if (write_ptr != read_ptr) {
1324 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
1325 priv->stations[sta_id].tid[tid].agg.state =
1326 IWL_EMPTYING_HW_QUEUE_DELBA;
1327 return 0;
1330 IWL_DEBUG_HT(priv, "HW queue is empty\n");
1331 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1333 spin_lock_irqsave(&priv->lock, flags);
1335 * the only reason this call can fail is queue number out of range,
1336 * which can happen if uCode is reloaded and all the station
1337 * information are lost. if it is outside the range, there is no need
1338 * to deactivate the uCode queue, just return "success" to allow
1339 * mac80211 to clean up it own data.
1341 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1342 tx_fifo_id);
1343 spin_unlock_irqrestore(&priv->lock, flags);
1345 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1347 return 0;
1349 EXPORT_SYMBOL(iwl_tx_agg_stop);
1351 int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1353 struct iwl_queue *q = &priv->txq[txq_id].q;
1354 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1355 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1357 switch (priv->stations[sta_id].tid[tid].agg.state) {
1358 case IWL_EMPTYING_HW_QUEUE_DELBA:
1359 /* We are reclaiming the last packet of the */
1360 /* aggregated HW queue */
1361 if ((txq_id == tid_data->agg.txq_id) &&
1362 (q->read_ptr == q->write_ptr)) {
1363 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1364 int tx_fifo = default_tid_to_tx_fifo[tid];
1365 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
1366 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1367 ssn, tx_fifo);
1368 tid_data->agg.state = IWL_AGG_OFF;
1369 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1371 break;
1372 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1373 /* We are reclaiming the last packet of the queue */
1374 if (tid_data->tfds_in_queue == 0) {
1375 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
1376 tid_data->agg.state = IWL_AGG_ON;
1377 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1379 break;
1381 return 0;
1383 EXPORT_SYMBOL(iwl_txq_check_empty);
1386 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1388 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1389 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1391 static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1392 struct iwl_ht_agg *agg,
1393 struct iwl_compressed_ba_resp *ba_resp)
1396 int i, sh, ack;
1397 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1398 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1399 u64 bitmap;
1400 int successes = 0;
1401 struct ieee80211_tx_info *info;
1403 if (unlikely(!agg->wait_for_ba)) {
1404 IWL_ERR(priv, "Received BA when not expected\n");
1405 return -EINVAL;
1408 /* Mark that the expected block-ack response arrived */
1409 agg->wait_for_ba = 0;
1410 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
1412 /* Calculate shift to align block-ack bits with our Tx window bits */
1413 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
1414 if (sh < 0) /* tbw something is wrong with indices */
1415 sh += 0x100;
1417 /* don't use 64-bit values for now */
1418 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1420 if (agg->frame_count > (64 - sh)) {
1421 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
1422 return -1;
1425 /* check for success or failure according to the
1426 * transmitted bitmap and block-ack bitmap */
1427 bitmap &= agg->bitmap;
1429 /* For each frame attempted in aggregation,
1430 * update driver's record of tx frame's status. */
1431 for (i = 0; i < agg->frame_count ; i++) {
1432 ack = bitmap & (1ULL << i);
1433 successes += !!ack;
1434 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
1435 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
1436 agg->start_idx + i);
1439 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1440 memset(&info->status, 0, sizeof(info->status));
1441 info->flags = IEEE80211_TX_STAT_ACK;
1442 info->flags |= IEEE80211_TX_STAT_AMPDU;
1443 info->status.ampdu_ack_map = successes;
1444 info->status.ampdu_ack_len = agg->frame_count;
1445 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1447 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
1449 return 0;
1453 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1455 * Handles block-acknowledge notification from device, which reports success
1456 * of frames sent via aggregation.
1458 void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1459 struct iwl_rx_mem_buffer *rxb)
1461 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1462 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
1463 struct iwl_tx_queue *txq = NULL;
1464 struct iwl_ht_agg *agg;
1465 int index;
1466 int sta_id;
1467 int tid;
1469 /* "flow" corresponds to Tx queue */
1470 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1472 /* "ssn" is start of block-ack Tx window, corresponds to index
1473 * (in Tx queue's circular buffer) of first TFD/frame in window */
1474 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1476 if (scd_flow >= priv->hw_params.max_txq_num) {
1477 IWL_ERR(priv,
1478 "BUG_ON scd_flow is bigger than number of queues\n");
1479 return;
1482 txq = &priv->txq[scd_flow];
1483 sta_id = ba_resp->sta_id;
1484 tid = ba_resp->tid;
1485 agg = &priv->stations[sta_id].tid[tid].agg;
1486 if (unlikely(agg->txq_id != scd_flow)) {
1487 IWL_ERR(priv, "BA scd_flow %d does not match txq_id %d\n",
1488 scd_flow, agg->txq_id);
1489 return;
1492 /* Find index just before block-ack window */
1493 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1495 /* TODO: Need to get this copy more safely - now good for debug */
1497 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
1498 "sta_id = %d\n",
1499 agg->wait_for_ba,
1500 (u8 *) &ba_resp->sta_addr_lo32,
1501 ba_resp->sta_id);
1502 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
1503 "%d, scd_ssn = %d\n",
1504 ba_resp->tid,
1505 ba_resp->seq_ctl,
1506 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1507 ba_resp->scd_flow,
1508 ba_resp->scd_ssn);
1509 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
1510 agg->start_idx,
1511 (unsigned long long)agg->bitmap);
1513 /* Update driver's record of ACK vs. not for each frame in window */
1514 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1516 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1517 * block-ack window (we assume that they've been successfully
1518 * transmitted ... if not, it's too late anyway). */
1519 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1520 /* calculate mac80211 ampdu sw queue to wake */
1521 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
1522 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
1524 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1525 priv->mac80211_registered &&
1526 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
1527 iwl_wake_queue(priv, txq->swq_id);
1529 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
1532 EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1534 #ifdef CONFIG_IWLWIFI_DEBUG
1535 #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1537 const char *iwl_get_tx_fail_reason(u32 status)
1539 switch (status & TX_STATUS_MSK) {
1540 case TX_STATUS_SUCCESS:
1541 return "SUCCESS";
1542 TX_STATUS_ENTRY(SHORT_LIMIT);
1543 TX_STATUS_ENTRY(LONG_LIMIT);
1544 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1545 TX_STATUS_ENTRY(MGMNT_ABORT);
1546 TX_STATUS_ENTRY(NEXT_FRAG);
1547 TX_STATUS_ENTRY(LIFE_EXPIRE);
1548 TX_STATUS_ENTRY(DEST_PS);
1549 TX_STATUS_ENTRY(ABORTED);
1550 TX_STATUS_ENTRY(BT_RETRY);
1551 TX_STATUS_ENTRY(STA_INVALID);
1552 TX_STATUS_ENTRY(FRAG_DROPPED);
1553 TX_STATUS_ENTRY(TID_DISABLE);
1554 TX_STATUS_ENTRY(FRAME_FLUSHED);
1555 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1556 TX_STATUS_ENTRY(TX_LOCKED);
1557 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1560 return "UNKNOWN";
1562 EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1563 #endif /* CONFIG_IWLWIFI_DEBUG */