Linux 4.19-rc7
[linux-2.6/btrfs-unstable.git] / arch / arm / mach-omap2 / omap_hwmod.c
blobcd65ea4e9c54e633bd66a0178ca3f06ad16e8db9
1 /*
2 * omap_hwmod implementation for OMAP2/3/4
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | ({read,write}l_relaxed, clk*) |
76 * +-------------------------------+
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
110 * References
111 * ----------
112 * This is a partial list.
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
119 * To do:
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
128 #undef DEBUG
130 #include <linux/kernel.h>
131 #include <linux/errno.h>
132 #include <linux/io.h>
133 #include <linux/clk.h>
134 #include <linux/clk-provider.h>
135 #include <linux/delay.h>
136 #include <linux/err.h>
137 #include <linux/list.h>
138 #include <linux/mutex.h>
139 #include <linux/spinlock.h>
140 #include <linux/slab.h>
141 #include <linux/cpu.h>
142 #include <linux/of.h>
143 #include <linux/of_address.h>
144 #include <linux/bootmem.h>
146 #include <linux/platform_data/ti-sysc.h>
148 #include <dt-bindings/bus/ti-sysc.h>
150 #include <asm/system_misc.h>
152 #include "clock.h"
153 #include "omap_hwmod.h"
155 #include "soc.h"
156 #include "common.h"
157 #include "clockdomain.h"
158 #include "powerdomain.h"
159 #include "cm2xxx.h"
160 #include "cm3xxx.h"
161 #include "cm33xx.h"
162 #include "prm.h"
163 #include "prm3xxx.h"
164 #include "prm44xx.h"
165 #include "prm33xx.h"
166 #include "prminst44xx.h"
167 #include "pm.h"
169 /* Name of the OMAP hwmod for the MPU */
170 #define MPU_INITIATOR_NAME "mpu"
173 * Number of struct omap_hwmod_link records per struct
174 * omap_hwmod_ocp_if record (master->slave and slave->master)
176 #define LINKS_PER_OCP_IF 2
179 * Address offset (in bytes) between the reset control and the reset
180 * status registers: 4 bytes on OMAP4
182 #define OMAP4_RST_CTRL_ST_OFFSET 4
185 * Maximum length for module clock handle names
187 #define MOD_CLK_MAX_NAME_LEN 32
190 * struct clkctrl_provider - clkctrl provider mapping data
191 * @addr: base address for the provider
192 * @size: size of the provider address space
193 * @offset: offset of the provider from PRCM instance base
194 * @node: device node associated with the provider
195 * @link: list link
197 struct clkctrl_provider {
198 u32 addr;
199 u32 size;
200 u16 offset;
201 struct device_node *node;
202 struct list_head link;
205 static LIST_HEAD(clkctrl_providers);
208 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
209 * @enable_module: function to enable a module (via MODULEMODE)
210 * @disable_module: function to disable a module (via MODULEMODE)
212 * XXX Eventually this functionality will be hidden inside the PRM/CM
213 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
214 * conditionals in this code.
216 struct omap_hwmod_soc_ops {
217 void (*enable_module)(struct omap_hwmod *oh);
218 int (*disable_module)(struct omap_hwmod *oh);
219 int (*wait_target_ready)(struct omap_hwmod *oh);
220 int (*assert_hardreset)(struct omap_hwmod *oh,
221 struct omap_hwmod_rst_info *ohri);
222 int (*deassert_hardreset)(struct omap_hwmod *oh,
223 struct omap_hwmod_rst_info *ohri);
224 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
225 struct omap_hwmod_rst_info *ohri);
226 int (*init_clkdm)(struct omap_hwmod *oh);
227 void (*update_context_lost)(struct omap_hwmod *oh);
228 int (*get_context_lost)(struct omap_hwmod *oh);
229 int (*disable_direct_prcm)(struct omap_hwmod *oh);
230 u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
233 /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
234 static struct omap_hwmod_soc_ops soc_ops;
236 /* omap_hwmod_list contains all registered struct omap_hwmods */
237 static LIST_HEAD(omap_hwmod_list);
239 /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
240 static struct omap_hwmod *mpu_oh;
242 /* inited: set to true once the hwmod code is initialized */
243 static bool inited;
245 /* Private functions */
248 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
249 * @oh: struct omap_hwmod *
251 * Load the current value of the hwmod OCP_SYSCONFIG register into the
252 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
253 * OCP_SYSCONFIG register or 0 upon success.
255 static int _update_sysc_cache(struct omap_hwmod *oh)
257 if (!oh->class->sysc) {
258 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
259 return -EINVAL;
262 /* XXX ensure module interface clock is up */
264 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
266 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
267 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
269 return 0;
273 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
274 * @v: OCP_SYSCONFIG value to write
275 * @oh: struct omap_hwmod *
277 * Write @v into the module class' OCP_SYSCONFIG register, if it has
278 * one. No return value.
280 static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
282 if (!oh->class->sysc) {
283 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
284 return;
287 /* XXX ensure module interface clock is up */
289 /* Module might have lost context, always update cache and register */
290 oh->_sysc_cache = v;
293 * Some IP blocks (such as RTC) require unlocking of IP before
294 * accessing its registers. If a function pointer is present
295 * to unlock, then call it before accessing sysconfig and
296 * call lock after writing sysconfig.
298 if (oh->class->unlock)
299 oh->class->unlock(oh);
301 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
303 if (oh->class->lock)
304 oh->class->lock(oh);
308 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
309 * @oh: struct omap_hwmod *
310 * @standbymode: MIDLEMODE field bits
311 * @v: pointer to register contents to modify
313 * Update the master standby mode bits in @v to be @standbymode for
314 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
315 * upon error or 0 upon success.
317 static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
318 u32 *v)
320 u32 mstandby_mask;
321 u8 mstandby_shift;
323 if (!oh->class->sysc ||
324 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
325 return -EINVAL;
327 if (!oh->class->sysc->sysc_fields) {
328 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
329 return -EINVAL;
332 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
333 mstandby_mask = (0x3 << mstandby_shift);
335 *v &= ~mstandby_mask;
336 *v |= __ffs(standbymode) << mstandby_shift;
338 return 0;
342 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
343 * @oh: struct omap_hwmod *
344 * @idlemode: SIDLEMODE field bits
345 * @v: pointer to register contents to modify
347 * Update the slave idle mode bits in @v to be @idlemode for the @oh
348 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
349 * or 0 upon success.
351 static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
353 u32 sidle_mask;
354 u8 sidle_shift;
356 if (!oh->class->sysc ||
357 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
358 return -EINVAL;
360 if (!oh->class->sysc->sysc_fields) {
361 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
362 return -EINVAL;
365 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
366 sidle_mask = (0x3 << sidle_shift);
368 *v &= ~sidle_mask;
369 *v |= __ffs(idlemode) << sidle_shift;
371 return 0;
375 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
376 * @oh: struct omap_hwmod *
377 * @clockact: CLOCKACTIVITY field bits
378 * @v: pointer to register contents to modify
380 * Update the clockactivity mode bits in @v to be @clockact for the
381 * @oh hwmod. Used for additional powersaving on some modules. Does
382 * not write to the hardware. Returns -EINVAL upon error or 0 upon
383 * success.
385 static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
387 u32 clkact_mask;
388 u8 clkact_shift;
390 if (!oh->class->sysc ||
391 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
392 return -EINVAL;
394 if (!oh->class->sysc->sysc_fields) {
395 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
396 return -EINVAL;
399 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
400 clkact_mask = (0x3 << clkact_shift);
402 *v &= ~clkact_mask;
403 *v |= clockact << clkact_shift;
405 return 0;
409 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
410 * @oh: struct omap_hwmod *
411 * @v: pointer to register contents to modify
413 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
414 * error or 0 upon success.
416 static int _set_softreset(struct omap_hwmod *oh, u32 *v)
418 u32 softrst_mask;
420 if (!oh->class->sysc ||
421 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
422 return -EINVAL;
424 if (!oh->class->sysc->sysc_fields) {
425 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
426 return -EINVAL;
429 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
431 *v |= softrst_mask;
433 return 0;
437 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
438 * @oh: struct omap_hwmod *
439 * @v: pointer to register contents to modify
441 * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
442 * error or 0 upon success.
444 static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
446 u32 softrst_mask;
448 if (!oh->class->sysc ||
449 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
450 return -EINVAL;
452 if (!oh->class->sysc->sysc_fields) {
453 WARN(1,
454 "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
455 oh->name);
456 return -EINVAL;
459 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
461 *v &= ~softrst_mask;
463 return 0;
467 * _wait_softreset_complete - wait for an OCP softreset to complete
468 * @oh: struct omap_hwmod * to wait on
470 * Wait until the IP block represented by @oh reports that its OCP
471 * softreset is complete. This can be triggered by software (see
472 * _ocp_softreset()) or by hardware upon returning from off-mode (one
473 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
474 * microseconds. Returns the number of microseconds waited.
476 static int _wait_softreset_complete(struct omap_hwmod *oh)
478 struct omap_hwmod_class_sysconfig *sysc;
479 u32 softrst_mask;
480 int c = 0;
482 sysc = oh->class->sysc;
484 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
485 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
486 & SYSS_RESETDONE_MASK),
487 MAX_MODULE_SOFTRESET_WAIT, c);
488 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
489 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
490 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
491 & softrst_mask),
492 MAX_MODULE_SOFTRESET_WAIT, c);
495 return c;
499 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
500 * @oh: struct omap_hwmod *
502 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
503 * of some modules. When the DMA must perform read/write accesses, the
504 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
505 * for power management, software must set the DMADISABLE bit back to 1.
507 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
508 * error or 0 upon success.
510 static int _set_dmadisable(struct omap_hwmod *oh)
512 u32 v;
513 u32 dmadisable_mask;
515 if (!oh->class->sysc ||
516 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
517 return -EINVAL;
519 if (!oh->class->sysc->sysc_fields) {
520 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
521 return -EINVAL;
524 /* clocks must be on for this operation */
525 if (oh->_state != _HWMOD_STATE_ENABLED) {
526 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
527 return -EINVAL;
530 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
532 v = oh->_sysc_cache;
533 dmadisable_mask =
534 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
535 v |= dmadisable_mask;
536 _write_sysconfig(v, oh);
538 return 0;
542 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
543 * @oh: struct omap_hwmod *
544 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
545 * @v: pointer to register contents to modify
547 * Update the module autoidle bit in @v to be @autoidle for the @oh
548 * hwmod. The autoidle bit controls whether the module can gate
549 * internal clocks automatically when it isn't doing anything; the
550 * exact function of this bit varies on a per-module basis. This
551 * function does not write to the hardware. Returns -EINVAL upon
552 * error or 0 upon success.
554 static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
555 u32 *v)
557 u32 autoidle_mask;
558 u8 autoidle_shift;
560 if (!oh->class->sysc ||
561 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
562 return -EINVAL;
564 if (!oh->class->sysc->sysc_fields) {
565 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
566 return -EINVAL;
569 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
570 autoidle_mask = (0x1 << autoidle_shift);
572 *v &= ~autoidle_mask;
573 *v |= autoidle << autoidle_shift;
575 return 0;
579 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
580 * @oh: struct omap_hwmod *
582 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
583 * upon error or 0 upon success.
585 static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
587 if (!oh->class->sysc ||
588 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
589 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
590 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
591 return -EINVAL;
593 if (!oh->class->sysc->sysc_fields) {
594 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
595 return -EINVAL;
598 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
599 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
601 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
602 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
603 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
604 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
606 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
608 return 0;
612 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
613 * @oh: struct omap_hwmod *
615 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
616 * upon error or 0 upon success.
618 static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
620 if (!oh->class->sysc ||
621 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
622 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
623 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
624 return -EINVAL;
626 if (!oh->class->sysc->sysc_fields) {
627 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
628 return -EINVAL;
631 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
632 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
634 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
635 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
636 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
637 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
639 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
641 return 0;
644 static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
646 struct clk_hw_omap *clk;
648 if (oh->clkdm) {
649 return oh->clkdm;
650 } else if (oh->_clk) {
651 if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
652 return NULL;
653 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
654 return clk->clkdm;
656 return NULL;
660 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
661 * @oh: struct omap_hwmod *
663 * Prevent the hardware module @oh from entering idle while the
664 * hardare module initiator @init_oh is active. Useful when a module
665 * will be accessed by a particular initiator (e.g., if a module will
666 * be accessed by the IVA, there should be a sleepdep between the IVA
667 * initiator and the module). Only applies to modules in smart-idle
668 * mode. If the clockdomain is marked as not needing autodeps, return
669 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
670 * passes along clkdm_add_sleepdep() value upon success.
672 static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
674 struct clockdomain *clkdm, *init_clkdm;
676 clkdm = _get_clkdm(oh);
677 init_clkdm = _get_clkdm(init_oh);
679 if (!clkdm || !init_clkdm)
680 return -EINVAL;
682 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
683 return 0;
685 return clkdm_add_sleepdep(clkdm, init_clkdm);
689 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
690 * @oh: struct omap_hwmod *
692 * Allow the hardware module @oh to enter idle while the hardare
693 * module initiator @init_oh is active. Useful when a module will not
694 * be accessed by a particular initiator (e.g., if a module will not
695 * be accessed by the IVA, there should be no sleepdep between the IVA
696 * initiator and the module). Only applies to modules in smart-idle
697 * mode. If the clockdomain is marked as not needing autodeps, return
698 * 0 without doing anything. Returns -EINVAL upon error or passes
699 * along clkdm_del_sleepdep() value upon success.
701 static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
703 struct clockdomain *clkdm, *init_clkdm;
705 clkdm = _get_clkdm(oh);
706 init_clkdm = _get_clkdm(init_oh);
708 if (!clkdm || !init_clkdm)
709 return -EINVAL;
711 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
712 return 0;
714 return clkdm_del_sleepdep(clkdm, init_clkdm);
717 static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
718 { .compatible = "ti,clkctrl" },
722 static int __init _setup_clkctrl_provider(struct device_node *np)
724 const __be32 *addrp;
725 struct clkctrl_provider *provider;
726 u64 size;
728 provider = memblock_virt_alloc(sizeof(*provider), 0);
729 if (!provider)
730 return -ENOMEM;
732 addrp = of_get_address(np, 0, &size, NULL);
733 provider->addr = (u32)of_translate_address(np, addrp);
734 addrp = of_get_address(np->parent, 0, NULL, NULL);
735 provider->offset = provider->addr -
736 (u32)of_translate_address(np->parent, addrp);
737 provider->addr &= ~0xff;
738 provider->size = size | 0xff;
739 provider->node = np;
741 pr_debug("%s: %s: %x...%x [+%x]\n", __func__, np->parent->name,
742 provider->addr, provider->addr + provider->size,
743 provider->offset);
745 list_add(&provider->link, &clkctrl_providers);
747 return 0;
750 static int __init _init_clkctrl_providers(void)
752 struct device_node *np;
753 int ret = 0;
755 for_each_matching_node(np, ti_clkctrl_match_table) {
756 ret = _setup_clkctrl_provider(np);
757 if (ret)
758 break;
761 return ret;
764 static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
766 if (!oh->prcm.omap4.modulemode)
767 return 0;
769 return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
770 oh->clkdm->cm_inst,
771 oh->prcm.omap4.clkctrl_offs);
774 static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
776 struct clkctrl_provider *provider;
777 struct clk *clk;
778 u32 addr;
780 if (!soc_ops.xlate_clkctrl)
781 return NULL;
783 addr = soc_ops.xlate_clkctrl(oh);
784 if (!addr)
785 return NULL;
787 pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
789 list_for_each_entry(provider, &clkctrl_providers, link) {
790 if (provider->addr <= addr &&
791 provider->addr + provider->size >= addr) {
792 struct of_phandle_args clkspec;
794 clkspec.np = provider->node;
795 clkspec.args_count = 2;
796 clkspec.args[0] = addr - provider->addr -
797 provider->offset;
798 clkspec.args[1] = 0;
800 clk = of_clk_get_from_provider(&clkspec);
802 pr_debug("%s: %s got %p (offset=%x, provider=%s)\n",
803 __func__, oh->name, clk, clkspec.args[0],
804 provider->node->parent->name);
806 return clk;
810 return NULL;
814 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
815 * @oh: struct omap_hwmod *
817 * Called from _init_clocks(). Populates the @oh _clk (main
818 * functional clock pointer) if a clock matching the hwmod name is found,
819 * or a main_clk is present. Returns 0 on success or -EINVAL on error.
821 static int _init_main_clk(struct omap_hwmod *oh)
823 int ret = 0;
824 struct clk *clk = NULL;
826 clk = _lookup_clkctrl_clk(oh);
828 if (!IS_ERR_OR_NULL(clk)) {
829 pr_debug("%s: mapped main_clk %s for %s\n", __func__,
830 __clk_get_name(clk), oh->name);
831 oh->main_clk = __clk_get_name(clk);
832 oh->_clk = clk;
833 soc_ops.disable_direct_prcm(oh);
834 } else {
835 if (!oh->main_clk)
836 return 0;
838 oh->_clk = clk_get(NULL, oh->main_clk);
841 if (IS_ERR(oh->_clk)) {
842 pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
843 oh->name, oh->main_clk);
844 return -EINVAL;
847 * HACK: This needs a re-visit once clk_prepare() is implemented
848 * to do something meaningful. Today its just a no-op.
849 * If clk_prepare() is used at some point to do things like
850 * voltage scaling etc, then this would have to be moved to
851 * some point where subsystems like i2c and pmic become
852 * available.
854 clk_prepare(oh->_clk);
856 if (!_get_clkdm(oh))
857 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
858 oh->name, oh->main_clk);
860 return ret;
864 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
865 * @oh: struct omap_hwmod *
867 * Called from _init_clocks(). Populates the @oh OCP slave interface
868 * clock pointers. Returns 0 on success or -EINVAL on error.
870 static int _init_interface_clks(struct omap_hwmod *oh)
872 struct omap_hwmod_ocp_if *os;
873 struct clk *c;
874 int ret = 0;
876 list_for_each_entry(os, &oh->slave_ports, node) {
877 if (!os->clk)
878 continue;
880 c = clk_get(NULL, os->clk);
881 if (IS_ERR(c)) {
882 pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
883 oh->name, os->clk);
884 ret = -EINVAL;
885 continue;
887 os->_clk = c;
889 * HACK: This needs a re-visit once clk_prepare() is implemented
890 * to do something meaningful. Today its just a no-op.
891 * If clk_prepare() is used at some point to do things like
892 * voltage scaling etc, then this would have to be moved to
893 * some point where subsystems like i2c and pmic become
894 * available.
896 clk_prepare(os->_clk);
899 return ret;
903 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
904 * @oh: struct omap_hwmod *
906 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
907 * clock pointers. Returns 0 on success or -EINVAL on error.
909 static int _init_opt_clks(struct omap_hwmod *oh)
911 struct omap_hwmod_opt_clk *oc;
912 struct clk *c;
913 int i;
914 int ret = 0;
916 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
917 c = clk_get(NULL, oc->clk);
918 if (IS_ERR(c)) {
919 pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
920 oh->name, oc->clk);
921 ret = -EINVAL;
922 continue;
924 oc->_clk = c;
926 * HACK: This needs a re-visit once clk_prepare() is implemented
927 * to do something meaningful. Today its just a no-op.
928 * If clk_prepare() is used at some point to do things like
929 * voltage scaling etc, then this would have to be moved to
930 * some point where subsystems like i2c and pmic become
931 * available.
933 clk_prepare(oc->_clk);
936 return ret;
939 static void _enable_optional_clocks(struct omap_hwmod *oh)
941 struct omap_hwmod_opt_clk *oc;
942 int i;
944 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
946 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
947 if (oc->_clk) {
948 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
949 __clk_get_name(oc->_clk));
950 clk_enable(oc->_clk);
954 static void _disable_optional_clocks(struct omap_hwmod *oh)
956 struct omap_hwmod_opt_clk *oc;
957 int i;
959 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
961 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
962 if (oc->_clk) {
963 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
964 __clk_get_name(oc->_clk));
965 clk_disable(oc->_clk);
970 * _enable_clocks - enable hwmod main clock and interface clocks
971 * @oh: struct omap_hwmod *
973 * Enables all clocks necessary for register reads and writes to succeed
974 * on the hwmod @oh. Returns 0.
976 static int _enable_clocks(struct omap_hwmod *oh)
978 struct omap_hwmod_ocp_if *os;
980 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
982 if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
983 _enable_optional_clocks(oh);
985 if (oh->_clk)
986 clk_enable(oh->_clk);
988 list_for_each_entry(os, &oh->slave_ports, node) {
989 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
990 clk_enable(os->_clk);
993 /* The opt clocks are controlled by the device driver. */
995 return 0;
999 * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
1000 * @oh: struct omap_hwmod *
1002 static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
1004 if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
1005 return true;
1007 return false;
1011 * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
1012 * @oh: struct omap_hwmod *
1014 static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
1016 if (oh->prcm.omap4.clkctrl_offs)
1017 return true;
1019 if (!oh->prcm.omap4.clkctrl_offs &&
1020 oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
1021 return true;
1023 return false;
1027 * _disable_clocks - disable hwmod main clock and interface clocks
1028 * @oh: struct omap_hwmod *
1030 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
1032 static int _disable_clocks(struct omap_hwmod *oh)
1034 struct omap_hwmod_ocp_if *os;
1036 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
1038 if (oh->_clk)
1039 clk_disable(oh->_clk);
1041 list_for_each_entry(os, &oh->slave_ports, node) {
1042 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
1043 clk_disable(os->_clk);
1046 if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
1047 _disable_optional_clocks(oh);
1049 /* The opt clocks are controlled by the device driver. */
1051 return 0;
1055 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
1056 * @oh: struct omap_hwmod *
1058 * Enables the PRCM module mode related to the hwmod @oh.
1059 * No return value.
1061 static void _omap4_enable_module(struct omap_hwmod *oh)
1063 if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
1064 _omap4_clkctrl_managed_by_clkfwk(oh))
1065 return;
1067 pr_debug("omap_hwmod: %s: %s: %d\n",
1068 oh->name, __func__, oh->prcm.omap4.modulemode);
1070 omap_cm_module_enable(oh->prcm.omap4.modulemode,
1071 oh->clkdm->prcm_partition,
1072 oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
1076 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
1077 * @oh: struct omap_hwmod *
1079 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1080 * does not have an IDLEST bit or if the module successfully enters
1081 * slave idle; otherwise, pass along the return value of the
1082 * appropriate *_cm*_wait_module_idle() function.
1084 static int _omap4_wait_target_disable(struct omap_hwmod *oh)
1086 if (!oh)
1087 return -EINVAL;
1089 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
1090 return 0;
1092 if (oh->flags & HWMOD_NO_IDLEST)
1093 return 0;
1095 if (_omap4_clkctrl_managed_by_clkfwk(oh))
1096 return 0;
1098 if (!_omap4_has_clkctrl_clock(oh))
1099 return 0;
1101 return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
1102 oh->clkdm->cm_inst,
1103 oh->prcm.omap4.clkctrl_offs, 0);
1107 * _save_mpu_port_index - find and save the index to @oh's MPU port
1108 * @oh: struct omap_hwmod *
1110 * Determines the array index of the OCP slave port that the MPU uses
1111 * to address the device, and saves it into the struct omap_hwmod.
1112 * Intended to be called during hwmod registration only. No return
1113 * value.
1115 static void __init _save_mpu_port_index(struct omap_hwmod *oh)
1117 struct omap_hwmod_ocp_if *os = NULL;
1119 if (!oh)
1120 return;
1122 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
1124 list_for_each_entry(os, &oh->slave_ports, node) {
1125 if (os->user & OCP_USER_MPU) {
1126 oh->_mpu_port = os;
1127 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
1128 break;
1132 return;
1136 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1137 * @oh: struct omap_hwmod *
1139 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1140 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1141 * communicate with the IP block. This interface need not be directly
1142 * connected to the MPU (and almost certainly is not), but is directly
1143 * connected to the IP block represented by @oh. Returns a pointer
1144 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1145 * error or if there does not appear to be a path from the MPU to this
1146 * IP block.
1148 static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1150 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1151 return NULL;
1153 return oh->_mpu_port;
1157 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
1158 * @oh: struct omap_hwmod *
1160 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1161 * by @oh is set to indicate to the PRCM that the IP block is active.
1162 * Usually this means placing the module into smart-idle mode and
1163 * smart-standby, but if there is a bug in the automatic idle handling
1164 * for the IP block, it may need to be placed into the force-idle or
1165 * no-idle variants of these modes. No return value.
1167 static void _enable_sysc(struct omap_hwmod *oh)
1169 u8 idlemode, sf;
1170 u32 v;
1171 bool clkdm_act;
1172 struct clockdomain *clkdm;
1174 if (!oh->class->sysc)
1175 return;
1178 * Wait until reset has completed, this is needed as the IP
1179 * block is reset automatically by hardware in some cases
1180 * (off-mode for example), and the drivers require the
1181 * IP to be ready when they access it
1183 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1184 _enable_optional_clocks(oh);
1185 _wait_softreset_complete(oh);
1186 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1187 _disable_optional_clocks(oh);
1189 v = oh->_sysc_cache;
1190 sf = oh->class->sysc->sysc_flags;
1192 clkdm = _get_clkdm(oh);
1193 if (sf & SYSC_HAS_SIDLEMODE) {
1194 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1195 oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
1196 idlemode = HWMOD_IDLEMODE_NO;
1197 } else {
1198 if (sf & SYSC_HAS_ENAWAKEUP)
1199 _enable_wakeup(oh, &v);
1200 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1201 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1202 else
1203 idlemode = HWMOD_IDLEMODE_SMART;
1207 * This is special handling for some IPs like
1208 * 32k sync timer. Force them to idle!
1210 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
1211 if (clkdm_act && !(oh->class->sysc->idlemodes &
1212 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1213 idlemode = HWMOD_IDLEMODE_FORCE;
1215 _set_slave_idlemode(oh, idlemode, &v);
1218 if (sf & SYSC_HAS_MIDLEMODE) {
1219 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1220 idlemode = HWMOD_IDLEMODE_FORCE;
1221 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1222 idlemode = HWMOD_IDLEMODE_NO;
1223 } else {
1224 if (sf & SYSC_HAS_ENAWAKEUP)
1225 _enable_wakeup(oh, &v);
1226 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1227 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1228 else
1229 idlemode = HWMOD_IDLEMODE_SMART;
1231 _set_master_standbymode(oh, idlemode, &v);
1235 * XXX The clock framework should handle this, by
1236 * calling into this code. But this must wait until the
1237 * clock structures are tagged with omap_hwmod entries
1239 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1240 (sf & SYSC_HAS_CLOCKACTIVITY))
1241 _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
1243 _write_sysconfig(v, oh);
1246 * Set the autoidle bit only after setting the smartidle bit
1247 * Setting this will not have any impact on the other modules.
1249 if (sf & SYSC_HAS_AUTOIDLE) {
1250 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1251 0 : 1;
1252 _set_module_autoidle(oh, idlemode, &v);
1253 _write_sysconfig(v, oh);
1258 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
1259 * @oh: struct omap_hwmod *
1261 * If module is marked as SWSUP_SIDLE, force the module into slave
1262 * idle; otherwise, configure it for smart-idle. If module is marked
1263 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1264 * configure it for smart-standby. No return value.
1266 static void _idle_sysc(struct omap_hwmod *oh)
1268 u8 idlemode, sf;
1269 u32 v;
1271 if (!oh->class->sysc)
1272 return;
1274 v = oh->_sysc_cache;
1275 sf = oh->class->sysc->sysc_flags;
1277 if (sf & SYSC_HAS_SIDLEMODE) {
1278 if (oh->flags & HWMOD_SWSUP_SIDLE) {
1279 idlemode = HWMOD_IDLEMODE_FORCE;
1280 } else {
1281 if (sf & SYSC_HAS_ENAWAKEUP)
1282 _enable_wakeup(oh, &v);
1283 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1284 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1285 else
1286 idlemode = HWMOD_IDLEMODE_SMART;
1288 _set_slave_idlemode(oh, idlemode, &v);
1291 if (sf & SYSC_HAS_MIDLEMODE) {
1292 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1293 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
1294 idlemode = HWMOD_IDLEMODE_FORCE;
1295 } else {
1296 if (sf & SYSC_HAS_ENAWAKEUP)
1297 _enable_wakeup(oh, &v);
1298 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1299 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1300 else
1301 idlemode = HWMOD_IDLEMODE_SMART;
1303 _set_master_standbymode(oh, idlemode, &v);
1306 /* If the cached value is the same as the new value, skip the write */
1307 if (oh->_sysc_cache != v)
1308 _write_sysconfig(v, oh);
1312 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
1313 * @oh: struct omap_hwmod *
1315 * Force the module into slave idle and master suspend. No return
1316 * value.
1318 static void _shutdown_sysc(struct omap_hwmod *oh)
1320 u32 v;
1321 u8 sf;
1323 if (!oh->class->sysc)
1324 return;
1326 v = oh->_sysc_cache;
1327 sf = oh->class->sysc->sysc_flags;
1329 if (sf & SYSC_HAS_SIDLEMODE)
1330 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1332 if (sf & SYSC_HAS_MIDLEMODE)
1333 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1335 if (sf & SYSC_HAS_AUTOIDLE)
1336 _set_module_autoidle(oh, 1, &v);
1338 _write_sysconfig(v, oh);
1342 * _lookup - find an omap_hwmod by name
1343 * @name: find an omap_hwmod by name
1345 * Return a pointer to an omap_hwmod by name, or NULL if not found.
1347 static struct omap_hwmod *_lookup(const char *name)
1349 struct omap_hwmod *oh, *temp_oh;
1351 oh = NULL;
1353 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1354 if (!strcmp(name, temp_oh->name)) {
1355 oh = temp_oh;
1356 break;
1360 return oh;
1364 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1365 * @oh: struct omap_hwmod *
1367 * Convert a clockdomain name stored in a struct omap_hwmod into a
1368 * clockdomain pointer, and save it into the struct omap_hwmod.
1369 * Return -EINVAL if the clkdm_name lookup failed.
1371 static int _init_clkdm(struct omap_hwmod *oh)
1373 if (!oh->clkdm_name) {
1374 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
1375 return 0;
1378 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1379 if (!oh->clkdm) {
1380 pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
1381 oh->name, oh->clkdm_name);
1382 return 0;
1385 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1386 oh->name, oh->clkdm_name);
1388 return 0;
1392 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1393 * well the clockdomain.
1394 * @oh: struct omap_hwmod *
1395 * @np: device_node mapped to this hwmod
1397 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
1398 * Resolves all clock names embedded in the hwmod. Returns 0 on
1399 * success, or a negative error code on failure.
1401 static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
1403 int ret = 0;
1405 if (oh->_state != _HWMOD_STATE_REGISTERED)
1406 return 0;
1408 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1410 if (soc_ops.init_clkdm)
1411 ret |= soc_ops.init_clkdm(oh);
1413 ret |= _init_main_clk(oh);
1414 ret |= _init_interface_clks(oh);
1415 ret |= _init_opt_clks(oh);
1417 if (!ret)
1418 oh->_state = _HWMOD_STATE_CLKS_INITED;
1419 else
1420 pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
1422 return ret;
1426 * _lookup_hardreset - fill register bit info for this hwmod/reset line
1427 * @oh: struct omap_hwmod *
1428 * @name: name of the reset line in the context of this hwmod
1429 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
1431 * Return the bit position of the reset line that match the
1432 * input name. Return -ENOENT if not found.
1434 static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1435 struct omap_hwmod_rst_info *ohri)
1437 int i;
1439 for (i = 0; i < oh->rst_lines_cnt; i++) {
1440 const char *rst_line = oh->rst_lines[i].name;
1441 if (!strcmp(rst_line, name)) {
1442 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1443 ohri->st_shift = oh->rst_lines[i].st_shift;
1444 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1445 oh->name, __func__, rst_line, ohri->rst_shift,
1446 ohri->st_shift);
1448 return 0;
1452 return -ENOENT;
1456 * _assert_hardreset - assert the HW reset line of submodules
1457 * contained in the hwmod module.
1458 * @oh: struct omap_hwmod *
1459 * @name: name of the reset line to lookup and assert
1461 * Some IP like dsp, ipu or iva contain processor that require an HW
1462 * reset line to be assert / deassert in order to enable fully the IP.
1463 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1464 * asserting the hardreset line on the currently-booted SoC, or passes
1465 * along the return value from _lookup_hardreset() or the SoC's
1466 * assert_hardreset code.
1468 static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1470 struct omap_hwmod_rst_info ohri;
1471 int ret = -EINVAL;
1473 if (!oh)
1474 return -EINVAL;
1476 if (!soc_ops.assert_hardreset)
1477 return -ENOSYS;
1479 ret = _lookup_hardreset(oh, name, &ohri);
1480 if (ret < 0)
1481 return ret;
1483 ret = soc_ops.assert_hardreset(oh, &ohri);
1485 return ret;
1489 * _deassert_hardreset - deassert the HW reset line of submodules contained
1490 * in the hwmod module.
1491 * @oh: struct omap_hwmod *
1492 * @name: name of the reset line to look up and deassert
1494 * Some IP like dsp, ipu or iva contain processor that require an HW
1495 * reset line to be assert / deassert in order to enable fully the IP.
1496 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1497 * deasserting the hardreset line on the currently-booted SoC, or passes
1498 * along the return value from _lookup_hardreset() or the SoC's
1499 * deassert_hardreset code.
1501 static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1503 struct omap_hwmod_rst_info ohri;
1504 int ret = -EINVAL;
1506 if (!oh)
1507 return -EINVAL;
1509 if (!soc_ops.deassert_hardreset)
1510 return -ENOSYS;
1512 ret = _lookup_hardreset(oh, name, &ohri);
1513 if (ret < 0)
1514 return ret;
1516 if (oh->clkdm) {
1518 * A clockdomain must be in SW_SUP otherwise reset
1519 * might not be completed. The clockdomain can be set
1520 * in HW_AUTO only when the module become ready.
1522 clkdm_deny_idle(oh->clkdm);
1523 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1524 if (ret) {
1525 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1526 oh->name, oh->clkdm->name, ret);
1527 return ret;
1531 _enable_clocks(oh);
1532 if (soc_ops.enable_module)
1533 soc_ops.enable_module(oh);
1535 ret = soc_ops.deassert_hardreset(oh, &ohri);
1537 if (soc_ops.disable_module)
1538 soc_ops.disable_module(oh);
1539 _disable_clocks(oh);
1541 if (ret == -EBUSY)
1542 pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
1544 if (oh->clkdm) {
1546 * Set the clockdomain to HW_AUTO, assuming that the
1547 * previous state was HW_AUTO.
1549 clkdm_allow_idle(oh->clkdm);
1551 clkdm_hwmod_disable(oh->clkdm, oh);
1554 return ret;
1558 * _read_hardreset - read the HW reset line state of submodules
1559 * contained in the hwmod module
1560 * @oh: struct omap_hwmod *
1561 * @name: name of the reset line to look up and read
1563 * Return the state of the reset line. Returns -EINVAL if @oh is
1564 * null, -ENOSYS if we have no way of reading the hardreset line
1565 * status on the currently-booted SoC, or passes along the return
1566 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1567 * code.
1569 static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1571 struct omap_hwmod_rst_info ohri;
1572 int ret = -EINVAL;
1574 if (!oh)
1575 return -EINVAL;
1577 if (!soc_ops.is_hardreset_asserted)
1578 return -ENOSYS;
1580 ret = _lookup_hardreset(oh, name, &ohri);
1581 if (ret < 0)
1582 return ret;
1584 return soc_ops.is_hardreset_asserted(oh, &ohri);
1588 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
1589 * @oh: struct omap_hwmod *
1591 * If all hardreset lines associated with @oh are asserted, then return true.
1592 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1593 * associated with @oh are asserted, then return false.
1594 * This function is used to avoid executing some parts of the IP block
1595 * enable/disable sequence if its hardreset line is set.
1597 static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
1599 int i, rst_cnt = 0;
1601 if (oh->rst_lines_cnt == 0)
1602 return false;
1604 for (i = 0; i < oh->rst_lines_cnt; i++)
1605 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1606 rst_cnt++;
1608 if (oh->rst_lines_cnt == rst_cnt)
1609 return true;
1611 return false;
1615 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1616 * hard-reset
1617 * @oh: struct omap_hwmod *
1619 * If any hardreset lines associated with @oh are asserted, then
1620 * return true. Otherwise, if no hardreset lines associated with @oh
1621 * are asserted, or if @oh has no hardreset lines, then return false.
1622 * This function is used to avoid executing some parts of the IP block
1623 * enable/disable sequence if any hardreset line is set.
1625 static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1627 int rst_cnt = 0;
1628 int i;
1630 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1631 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1632 rst_cnt++;
1634 return (rst_cnt) ? true : false;
1638 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1639 * @oh: struct omap_hwmod *
1641 * Disable the PRCM module mode related to the hwmod @oh.
1642 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1644 static int _omap4_disable_module(struct omap_hwmod *oh)
1646 int v;
1648 if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
1649 _omap4_clkctrl_managed_by_clkfwk(oh))
1650 return -EINVAL;
1653 * Since integration code might still be doing something, only
1654 * disable if all lines are under hardreset.
1656 if (_are_any_hardreset_lines_asserted(oh))
1657 return 0;
1659 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1661 omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
1662 oh->prcm.omap4.clkctrl_offs);
1664 v = _omap4_wait_target_disable(oh);
1665 if (v)
1666 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1667 oh->name);
1669 return 0;
1673 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
1674 * @oh: struct omap_hwmod *
1676 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
1677 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1678 * reset this way, -EINVAL if the hwmod is in the wrong state,
1679 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1681 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
1682 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
1683 * use the SYSCONFIG softreset bit to provide the status.
1685 * Note that some IP like McBSP do have reset control but don't have
1686 * reset status.
1688 static int _ocp_softreset(struct omap_hwmod *oh)
1690 u32 v;
1691 int c = 0;
1692 int ret = 0;
1694 if (!oh->class->sysc ||
1695 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
1696 return -ENOENT;
1698 /* clocks must be on for this operation */
1699 if (oh->_state != _HWMOD_STATE_ENABLED) {
1700 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1701 oh->name);
1702 return -EINVAL;
1705 /* For some modules, all optionnal clocks need to be enabled as well */
1706 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1707 _enable_optional_clocks(oh);
1709 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
1711 v = oh->_sysc_cache;
1712 ret = _set_softreset(oh, &v);
1713 if (ret)
1714 goto dis_opt_clks;
1716 _write_sysconfig(v, oh);
1718 if (oh->class->sysc->srst_udelay)
1719 udelay(oh->class->sysc->srst_udelay);
1721 c = _wait_softreset_complete(oh);
1722 if (c == MAX_MODULE_SOFTRESET_WAIT) {
1723 pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1724 oh->name, MAX_MODULE_SOFTRESET_WAIT);
1725 ret = -ETIMEDOUT;
1726 goto dis_opt_clks;
1727 } else {
1728 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
1731 ret = _clear_softreset(oh, &v);
1732 if (ret)
1733 goto dis_opt_clks;
1735 _write_sysconfig(v, oh);
1738 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1739 * _wait_target_ready() or _reset()
1742 dis_opt_clks:
1743 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1744 _disable_optional_clocks(oh);
1746 return ret;
1750 * _reset - reset an omap_hwmod
1751 * @oh: struct omap_hwmod *
1753 * Resets an omap_hwmod @oh. If the module has a custom reset
1754 * function pointer defined, then call it to reset the IP block, and
1755 * pass along its return value to the caller. Otherwise, if the IP
1756 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1757 * associated with it, call a function to reset the IP block via that
1758 * method, and pass along the return value to the caller. Finally, if
1759 * the IP block has some hardreset lines associated with it, assert
1760 * all of those, but do _not_ deassert them. (This is because driver
1761 * authors have expressed an apparent requirement to control the
1762 * deassertion of the hardreset lines themselves.)
1764 * The default software reset mechanism for most OMAP IP blocks is
1765 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1766 * hwmods cannot be reset via this method. Some are not targets and
1767 * therefore have no OCP header registers to access. Others (like the
1768 * IVA) have idiosyncratic reset sequences. So for these relatively
1769 * rare cases, custom reset code can be supplied in the struct
1770 * omap_hwmod_class .reset function pointer.
1772 * _set_dmadisable() is called to set the DMADISABLE bit so that it
1773 * does not prevent idling of the system. This is necessary for cases
1774 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
1775 * kernel without disabling dma.
1777 * Passes along the return value from either _ocp_softreset() or the
1778 * custom reset function - these must return -EINVAL if the hwmod
1779 * cannot be reset this way or if the hwmod is in the wrong state,
1780 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1782 static int _reset(struct omap_hwmod *oh)
1784 int i, r;
1786 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1788 if (oh->class->reset) {
1789 r = oh->class->reset(oh);
1790 } else {
1791 if (oh->rst_lines_cnt > 0) {
1792 for (i = 0; i < oh->rst_lines_cnt; i++)
1793 _assert_hardreset(oh, oh->rst_lines[i].name);
1794 return 0;
1795 } else {
1796 r = _ocp_softreset(oh);
1797 if (r == -ENOENT)
1798 r = 0;
1802 _set_dmadisable(oh);
1805 * OCP_SYSCONFIG bits need to be reprogrammed after a
1806 * softreset. The _enable() function should be split to avoid
1807 * the rewrite of the OCP_SYSCONFIG register.
1809 if (oh->class->sysc) {
1810 _update_sysc_cache(oh);
1811 _enable_sysc(oh);
1814 return r;
1818 * _omap4_update_context_lost - increment hwmod context loss counter if
1819 * hwmod context was lost, and clear hardware context loss reg
1820 * @oh: hwmod to check for context loss
1822 * If the PRCM indicates that the hwmod @oh lost context, increment
1823 * our in-memory context loss counter, and clear the RM_*_CONTEXT
1824 * bits. No return value.
1826 static void _omap4_update_context_lost(struct omap_hwmod *oh)
1828 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
1829 return;
1831 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
1832 oh->clkdm->pwrdm.ptr->prcm_offs,
1833 oh->prcm.omap4.context_offs))
1834 return;
1836 oh->prcm.omap4.context_lost_counter++;
1837 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
1838 oh->clkdm->pwrdm.ptr->prcm_offs,
1839 oh->prcm.omap4.context_offs);
1843 * _omap4_get_context_lost - get context loss counter for a hwmod
1844 * @oh: hwmod to get context loss counter for
1846 * Returns the in-memory context loss counter for a hwmod.
1848 static int _omap4_get_context_lost(struct omap_hwmod *oh)
1850 return oh->prcm.omap4.context_lost_counter;
1854 * _enable_preprogram - Pre-program an IP block during the _enable() process
1855 * @oh: struct omap_hwmod *
1857 * Some IP blocks (such as AESS) require some additional programming
1858 * after enable before they can enter idle. If a function pointer to
1859 * do so is present in the hwmod data, then call it and pass along the
1860 * return value; otherwise, return 0.
1862 static int _enable_preprogram(struct omap_hwmod *oh)
1864 if (!oh->class->enable_preprogram)
1865 return 0;
1867 return oh->class->enable_preprogram(oh);
1871 * _enable - enable an omap_hwmod
1872 * @oh: struct omap_hwmod *
1874 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
1875 * register target. Returns -EINVAL if the hwmod is in the wrong
1876 * state or passes along the return value of _wait_target_ready().
1878 static int _enable(struct omap_hwmod *oh)
1880 int r;
1882 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
1885 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
1886 * state at init.
1888 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
1889 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
1890 return 0;
1893 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
1894 oh->_state != _HWMOD_STATE_IDLE &&
1895 oh->_state != _HWMOD_STATE_DISABLED) {
1896 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
1897 oh->name);
1898 return -EINVAL;
1902 * If an IP block contains HW reset lines and all of them are
1903 * asserted, we let integration code associated with that
1904 * block handle the enable. We've received very little
1905 * information on what those driver authors need, and until
1906 * detailed information is provided and the driver code is
1907 * posted to the public lists, this is probably the best we
1908 * can do.
1910 if (_are_all_hardreset_lines_asserted(oh))
1911 return 0;
1913 _add_initiator_dep(oh, mpu_oh);
1915 if (oh->clkdm) {
1917 * A clockdomain must be in SW_SUP before enabling
1918 * completely the module. The clockdomain can be set
1919 * in HW_AUTO only when the module become ready.
1921 clkdm_deny_idle(oh->clkdm);
1922 r = clkdm_hwmod_enable(oh->clkdm, oh);
1923 if (r) {
1924 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1925 oh->name, oh->clkdm->name, r);
1926 return r;
1930 _enable_clocks(oh);
1931 if (soc_ops.enable_module)
1932 soc_ops.enable_module(oh);
1933 if (oh->flags & HWMOD_BLOCK_WFI)
1934 cpu_idle_poll_ctrl(true);
1936 if (soc_ops.update_context_lost)
1937 soc_ops.update_context_lost(oh);
1939 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
1940 -EINVAL;
1941 if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
1942 clkdm_allow_idle(oh->clkdm);
1944 if (!r) {
1945 oh->_state = _HWMOD_STATE_ENABLED;
1947 /* Access the sysconfig only if the target is ready */
1948 if (oh->class->sysc) {
1949 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
1950 _update_sysc_cache(oh);
1951 _enable_sysc(oh);
1953 r = _enable_preprogram(oh);
1954 } else {
1955 if (soc_ops.disable_module)
1956 soc_ops.disable_module(oh);
1957 _disable_clocks(oh);
1958 pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
1959 oh->name, r);
1961 if (oh->clkdm)
1962 clkdm_hwmod_disable(oh->clkdm, oh);
1965 return r;
1969 * _idle - idle an omap_hwmod
1970 * @oh: struct omap_hwmod *
1972 * Idles an omap_hwmod @oh. This should be called once the hwmod has
1973 * no further work. Returns -EINVAL if the hwmod is in the wrong
1974 * state or returns 0.
1976 static int _idle(struct omap_hwmod *oh)
1978 if (oh->flags & HWMOD_NO_IDLE) {
1979 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
1980 return 0;
1983 pr_debug("omap_hwmod: %s: idling\n", oh->name);
1985 if (_are_all_hardreset_lines_asserted(oh))
1986 return 0;
1988 if (oh->_state != _HWMOD_STATE_ENABLED) {
1989 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
1990 oh->name);
1991 return -EINVAL;
1994 if (oh->class->sysc)
1995 _idle_sysc(oh);
1996 _del_initiator_dep(oh, mpu_oh);
1999 * If HWMOD_CLKDM_NOAUTO is set then we don't
2000 * deny idle the clkdm again since idle was already denied
2001 * in _enable()
2003 if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
2004 clkdm_deny_idle(oh->clkdm);
2006 if (oh->flags & HWMOD_BLOCK_WFI)
2007 cpu_idle_poll_ctrl(false);
2008 if (soc_ops.disable_module)
2009 soc_ops.disable_module(oh);
2012 * The module must be in idle mode before disabling any parents
2013 * clocks. Otherwise, the parent clock might be disabled before
2014 * the module transition is done, and thus will prevent the
2015 * transition to complete properly.
2017 _disable_clocks(oh);
2018 if (oh->clkdm) {
2019 clkdm_allow_idle(oh->clkdm);
2020 clkdm_hwmod_disable(oh->clkdm, oh);
2023 oh->_state = _HWMOD_STATE_IDLE;
2025 return 0;
2029 * _shutdown - shutdown an omap_hwmod
2030 * @oh: struct omap_hwmod *
2032 * Shut down an omap_hwmod @oh. This should be called when the driver
2033 * used for the hwmod is removed or unloaded or if the driver is not
2034 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2035 * state or returns 0.
2037 static int _shutdown(struct omap_hwmod *oh)
2039 int ret, i;
2040 u8 prev_state;
2042 if (_are_all_hardreset_lines_asserted(oh))
2043 return 0;
2045 if (oh->_state != _HWMOD_STATE_IDLE &&
2046 oh->_state != _HWMOD_STATE_ENABLED) {
2047 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2048 oh->name);
2049 return -EINVAL;
2052 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2054 if (oh->class->pre_shutdown) {
2055 prev_state = oh->_state;
2056 if (oh->_state == _HWMOD_STATE_IDLE)
2057 _enable(oh);
2058 ret = oh->class->pre_shutdown(oh);
2059 if (ret) {
2060 if (prev_state == _HWMOD_STATE_IDLE)
2061 _idle(oh);
2062 return ret;
2066 if (oh->class->sysc) {
2067 if (oh->_state == _HWMOD_STATE_IDLE)
2068 _enable(oh);
2069 _shutdown_sysc(oh);
2072 /* clocks and deps are already disabled in idle */
2073 if (oh->_state == _HWMOD_STATE_ENABLED) {
2074 _del_initiator_dep(oh, mpu_oh);
2075 /* XXX what about the other system initiators here? dma, dsp */
2076 if (oh->flags & HWMOD_BLOCK_WFI)
2077 cpu_idle_poll_ctrl(false);
2078 if (soc_ops.disable_module)
2079 soc_ops.disable_module(oh);
2080 _disable_clocks(oh);
2081 if (oh->clkdm)
2082 clkdm_hwmod_disable(oh->clkdm, oh);
2084 /* XXX Should this code also force-disable the optional clocks? */
2086 for (i = 0; i < oh->rst_lines_cnt; i++)
2087 _assert_hardreset(oh, oh->rst_lines[i].name);
2089 oh->_state = _HWMOD_STATE_DISABLED;
2091 return 0;
2094 static int of_dev_find_hwmod(struct device_node *np,
2095 struct omap_hwmod *oh)
2097 int count, i, res;
2098 const char *p;
2100 count = of_property_count_strings(np, "ti,hwmods");
2101 if (count < 1)
2102 return -ENODEV;
2104 for (i = 0; i < count; i++) {
2105 res = of_property_read_string_index(np, "ti,hwmods",
2106 i, &p);
2107 if (res)
2108 continue;
2109 if (!strcmp(p, oh->name)) {
2110 pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
2111 np->name, i, oh->name);
2112 return i;
2116 return -ENODEV;
2120 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2121 * @np: struct device_node *
2122 * @oh: struct omap_hwmod *
2123 * @index: index of the entry found
2124 * @found: struct device_node * found or NULL
2126 * Parse the dt blob and find out needed hwmod. Recursive function is
2127 * implemented to take care hierarchical dt blob parsing.
2128 * Return: Returns 0 on success, -ENODEV when not found.
2130 static int of_dev_hwmod_lookup(struct device_node *np,
2131 struct omap_hwmod *oh,
2132 int *index,
2133 struct device_node **found)
2135 struct device_node *np0 = NULL;
2136 int res;
2138 res = of_dev_find_hwmod(np, oh);
2139 if (res >= 0) {
2140 *found = np;
2141 *index = res;
2142 return 0;
2145 for_each_child_of_node(np, np0) {
2146 struct device_node *fc;
2147 int i;
2149 res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
2150 if (res == 0) {
2151 *found = fc;
2152 *index = i;
2153 return 0;
2157 *found = NULL;
2158 *index = 0;
2160 return -ENODEV;
2164 * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
2166 * @oh: struct omap_hwmod *
2167 * @np: struct device_node *
2169 * Fix up module register offsets for modules with mpu_rt_idx.
2170 * Only needed for cpsw with interconnect target module defined
2171 * in device tree while still using legacy hwmod platform data
2172 * for rev, sysc and syss registers.
2174 * Can be removed when all cpsw hwmod platform data has been
2175 * dropped.
2177 static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
2178 struct device_node *np,
2179 struct resource *res)
2181 struct device_node *child = NULL;
2182 int error;
2184 child = of_get_next_child(np, child);
2185 if (!child)
2186 return;
2188 error = of_address_to_resource(child, oh->mpu_rt_idx, res);
2189 if (error)
2190 pr_err("%s: error mapping mpu_rt_idx: %i\n",
2191 __func__, error);
2195 * omap_hwmod_parse_module_range - map module IO range from device tree
2196 * @oh: struct omap_hwmod *
2197 * @np: struct device_node *
2199 * Parse the device tree range an interconnect target module provides
2200 * for it's child device IP blocks. This way we can support the old
2201 * "ti,hwmods" property with just dts data without a need for platform
2202 * data for IO resources. And we don't need all the child IP device
2203 * nodes available in the dts.
2205 int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
2206 struct device_node *np,
2207 struct resource *res)
2209 struct property *prop;
2210 const __be32 *ranges;
2211 const char *name;
2212 u32 nr_addr, nr_size;
2213 u64 base, size;
2214 int len, error;
2216 if (!res)
2217 return -EINVAL;
2219 ranges = of_get_property(np, "ranges", &len);
2220 if (!ranges)
2221 return -ENOENT;
2223 len /= sizeof(*ranges);
2225 if (len < 3)
2226 return -EINVAL;
2228 of_property_for_each_string(np, "compatible", prop, name)
2229 if (!strncmp("ti,sysc-", name, 8))
2230 break;
2232 if (!name)
2233 return -ENOENT;
2235 error = of_property_read_u32(np, "#address-cells", &nr_addr);
2236 if (error)
2237 return -ENOENT;
2239 error = of_property_read_u32(np, "#size-cells", &nr_size);
2240 if (error)
2241 return -ENOENT;
2243 if (nr_addr != 1 || nr_size != 1) {
2244 pr_err("%s: invalid range for %s->%s\n", __func__,
2245 oh->name, np->name);
2246 return -EINVAL;
2249 ranges++;
2250 base = of_translate_address(np, ranges++);
2251 size = be32_to_cpup(ranges);
2253 pr_debug("omap_hwmod: %s %s at 0x%llx size 0x%llx\n",
2254 oh ? oh->name : "", np->name, base, size);
2256 if (oh && oh->mpu_rt_idx) {
2257 omap_hwmod_fix_mpu_rt_idx(oh, np, res);
2259 return 0;
2262 res->start = base;
2263 res->end = base + size - 1;
2264 res->flags = IORESOURCE_MEM;
2266 return 0;
2270 * _init_mpu_rt_base - populate the virtual address for a hwmod
2271 * @oh: struct omap_hwmod * to locate the virtual address
2272 * @data: (unused, caller should pass NULL)
2273 * @index: index of the reg entry iospace in device tree
2274 * @np: struct device_node * of the IP block's device node in the DT data
2276 * Cache the virtual address used by the MPU to access this IP block's
2277 * registers. This address is needed early so the OCP registers that
2278 * are part of the device's address space can be ioremapped properly.
2280 * If SYSC access is not needed, the registers will not be remapped
2281 * and non-availability of MPU access is not treated as an error.
2283 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
2284 * -ENXIO on absent or invalid register target address space.
2286 static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
2287 int index, struct device_node *np)
2289 void __iomem *va_start = NULL;
2290 struct resource res;
2291 int error;
2293 if (!oh)
2294 return -EINVAL;
2296 _save_mpu_port_index(oh);
2298 /* if we don't need sysc access we don't need to ioremap */
2299 if (!oh->class->sysc)
2300 return 0;
2302 /* we can't continue without MPU PORT if we need sysc access */
2303 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2304 return -ENXIO;
2306 if (!np) {
2307 pr_err("omap_hwmod: %s: no dt node\n", oh->name);
2308 return -ENXIO;
2311 /* Do we have a dts range for the interconnect target module? */
2312 error = omap_hwmod_parse_module_range(oh, np, &res);
2313 if (!error)
2314 va_start = ioremap(res.start, resource_size(&res));
2316 /* No ranges, rely on device reg entry */
2317 if (!va_start)
2318 va_start = of_iomap(np, index + oh->mpu_rt_idx);
2319 if (!va_start) {
2320 pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
2321 oh->name, index, np);
2322 return -ENXIO;
2325 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2326 oh->name, va_start);
2328 oh->_mpu_rt_va = va_start;
2329 return 0;
2333 * _init - initialize internal data for the hwmod @oh
2334 * @oh: struct omap_hwmod *
2335 * @n: (unused)
2337 * Look up the clocks and the address space used by the MPU to access
2338 * registers belonging to the hwmod @oh. @oh must already be
2339 * registered at this point. This is the first of two phases for
2340 * hwmod initialization. Code called here does not touch any hardware
2341 * registers, it simply prepares internal data structures. Returns 0
2342 * upon success or if the hwmod isn't registered or if the hwmod's
2343 * address space is not defined, or -EINVAL upon failure.
2345 static int __init _init(struct omap_hwmod *oh, void *data)
2347 int r, index;
2348 struct device_node *np = NULL;
2349 struct device_node *bus;
2351 if (oh->_state != _HWMOD_STATE_REGISTERED)
2352 return 0;
2354 bus = of_find_node_by_name(NULL, "ocp");
2355 if (!bus)
2356 return -ENODEV;
2358 r = of_dev_hwmod_lookup(bus, oh, &index, &np);
2359 if (r)
2360 pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
2361 else if (np && index)
2362 pr_warn("omap_hwmod: %s using broken dt data from %s\n",
2363 oh->name, np->name);
2365 r = _init_mpu_rt_base(oh, NULL, index, np);
2366 if (r < 0) {
2367 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
2368 oh->name);
2369 return 0;
2372 r = _init_clocks(oh, np);
2373 if (r < 0) {
2374 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2375 return -EINVAL;
2378 if (np) {
2379 if (of_find_property(np, "ti,no-reset-on-init", NULL))
2380 oh->flags |= HWMOD_INIT_NO_RESET;
2381 if (of_find_property(np, "ti,no-idle-on-init", NULL))
2382 oh->flags |= HWMOD_INIT_NO_IDLE;
2383 if (of_find_property(np, "ti,no-idle", NULL))
2384 oh->flags |= HWMOD_NO_IDLE;
2387 oh->_state = _HWMOD_STATE_INITIALIZED;
2389 return 0;
2393 * _setup_iclk_autoidle - configure an IP block's interface clocks
2394 * @oh: struct omap_hwmod *
2396 * Set up the module's interface clocks. XXX This function is still mostly
2397 * a stub; implementing this properly requires iclk autoidle usecounting in
2398 * the clock code. No return value.
2400 static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
2402 struct omap_hwmod_ocp_if *os;
2404 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2405 return;
2407 list_for_each_entry(os, &oh->slave_ports, node) {
2408 if (!os->_clk)
2409 continue;
2411 if (os->flags & OCPIF_SWSUP_IDLE) {
2412 /* XXX omap_iclk_deny_idle(c); */
2413 } else {
2414 /* XXX omap_iclk_allow_idle(c); */
2415 clk_enable(os->_clk);
2419 return;
2423 * _setup_reset - reset an IP block during the setup process
2424 * @oh: struct omap_hwmod *
2426 * Reset the IP block corresponding to the hwmod @oh during the setup
2427 * process. The IP block is first enabled so it can be successfully
2428 * reset. Returns 0 upon success or a negative error code upon
2429 * failure.
2431 static int __init _setup_reset(struct omap_hwmod *oh)
2433 int r;
2435 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2436 return -EINVAL;
2438 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2439 return -EPERM;
2441 if (oh->rst_lines_cnt == 0) {
2442 r = _enable(oh);
2443 if (r) {
2444 pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2445 oh->name, oh->_state);
2446 return -EINVAL;
2450 if (!(oh->flags & HWMOD_INIT_NO_RESET))
2451 r = _reset(oh);
2453 return r;
2457 * _setup_postsetup - transition to the appropriate state after _setup
2458 * @oh: struct omap_hwmod *
2460 * Place an IP block represented by @oh into a "post-setup" state --
2461 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2462 * this function is called at the end of _setup().) The postsetup
2463 * state for an IP block can be changed by calling
2464 * omap_hwmod_enter_postsetup_state() early in the boot process,
2465 * before one of the omap_hwmod_setup*() functions are called for the
2466 * IP block.
2468 * The IP block stays in this state until a PM runtime-based driver is
2469 * loaded for that IP block. A post-setup state of IDLE is
2470 * appropriate for almost all IP blocks with runtime PM-enabled
2471 * drivers, since those drivers are able to enable the IP block. A
2472 * post-setup state of ENABLED is appropriate for kernels with PM
2473 * runtime disabled. The DISABLED state is appropriate for unusual IP
2474 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2475 * included, since the WDTIMER starts running on reset and will reset
2476 * the MPU if left active.
2478 * This post-setup mechanism is deprecated. Once all of the OMAP
2479 * drivers have been converted to use PM runtime, and all of the IP
2480 * block data and interconnect data is available to the hwmod code, it
2481 * should be possible to replace this mechanism with a "lazy reset"
2482 * arrangement. In a "lazy reset" setup, each IP block is enabled
2483 * when the driver first probes, then all remaining IP blocks without
2484 * drivers are either shut down or enabled after the drivers have
2485 * loaded. However, this cannot take place until the above
2486 * preconditions have been met, since otherwise the late reset code
2487 * has no way of knowing which IP blocks are in use by drivers, and
2488 * which ones are unused.
2490 * No return value.
2492 static void __init _setup_postsetup(struct omap_hwmod *oh)
2494 u8 postsetup_state;
2496 if (oh->rst_lines_cnt > 0)
2497 return;
2499 postsetup_state = oh->_postsetup_state;
2500 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2501 postsetup_state = _HWMOD_STATE_ENABLED;
2504 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2505 * it should be set by the core code as a runtime flag during startup
2507 if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
2508 (postsetup_state == _HWMOD_STATE_IDLE)) {
2509 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2510 postsetup_state = _HWMOD_STATE_ENABLED;
2513 if (postsetup_state == _HWMOD_STATE_IDLE)
2514 _idle(oh);
2515 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2516 _shutdown(oh);
2517 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2518 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2519 oh->name, postsetup_state);
2521 return;
2525 * _setup - prepare IP block hardware for use
2526 * @oh: struct omap_hwmod *
2527 * @n: (unused, pass NULL)
2529 * Configure the IP block represented by @oh. This may include
2530 * enabling the IP block, resetting it, and placing it into a
2531 * post-setup state, depending on the type of IP block and applicable
2532 * flags. IP blocks are reset to prevent any previous configuration
2533 * by the bootloader or previous operating system from interfering
2534 * with power management or other parts of the system. The reset can
2535 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2536 * two phases for hwmod initialization. Code called here generally
2537 * affects the IP block hardware, or system integration hardware
2538 * associated with the IP block. Returns 0.
2540 static int _setup(struct omap_hwmod *oh, void *data)
2542 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2543 return 0;
2545 if (oh->parent_hwmod) {
2546 int r;
2548 r = _enable(oh->parent_hwmod);
2549 WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
2550 oh->name, oh->parent_hwmod->name);
2553 _setup_iclk_autoidle(oh);
2555 if (!_setup_reset(oh))
2556 _setup_postsetup(oh);
2558 if (oh->parent_hwmod) {
2559 u8 postsetup_state;
2561 postsetup_state = oh->parent_hwmod->_postsetup_state;
2563 if (postsetup_state == _HWMOD_STATE_IDLE)
2564 _idle(oh->parent_hwmod);
2565 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2566 _shutdown(oh->parent_hwmod);
2567 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2568 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2569 oh->parent_hwmod->name, postsetup_state);
2572 return 0;
2576 * _register - register a struct omap_hwmod
2577 * @oh: struct omap_hwmod *
2579 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2580 * already has been registered by the same name; -EINVAL if the
2581 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2582 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2583 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2584 * success.
2586 * XXX The data should be copied into bootmem, so the original data
2587 * should be marked __initdata and freed after init. This would allow
2588 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2589 * that the copy process would be relatively complex due to the large number
2590 * of substructures.
2592 static int __init _register(struct omap_hwmod *oh)
2594 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2595 (oh->_state != _HWMOD_STATE_UNKNOWN))
2596 return -EINVAL;
2598 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2600 if (_lookup(oh->name))
2601 return -EEXIST;
2603 list_add_tail(&oh->node, &omap_hwmod_list);
2605 INIT_LIST_HEAD(&oh->slave_ports);
2606 spin_lock_init(&oh->_lock);
2607 lockdep_set_class(&oh->_lock, &oh->hwmod_key);
2609 oh->_state = _HWMOD_STATE_REGISTERED;
2612 * XXX Rather than doing a strcmp(), this should test a flag
2613 * set in the hwmod data, inserted by the autogenerator code.
2615 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2616 mpu_oh = oh;
2618 return 0;
2622 * _add_link - add an interconnect between two IP blocks
2623 * @oi: pointer to a struct omap_hwmod_ocp_if record
2625 * Add struct omap_hwmod_link records connecting the slave IP block
2626 * specified in @oi->slave to @oi. This code is assumed to run before
2627 * preemption or SMP has been enabled, thus avoiding the need for
2628 * locking in this code. Changes to this assumption will require
2629 * additional locking. Returns 0.
2631 static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2633 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2634 oi->slave->name);
2636 list_add(&oi->node, &oi->slave->slave_ports);
2637 oi->slave->slaves_cnt++;
2639 return 0;
2643 * _register_link - register a struct omap_hwmod_ocp_if
2644 * @oi: struct omap_hwmod_ocp_if *
2646 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2647 * has already been registered; -EINVAL if @oi is NULL or if the
2648 * record pointed to by @oi is missing required fields; or 0 upon
2649 * success.
2651 * XXX The data should be copied into bootmem, so the original data
2652 * should be marked __initdata and freed after init. This would allow
2653 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2655 static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2657 if (!oi || !oi->master || !oi->slave || !oi->user)
2658 return -EINVAL;
2660 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2661 return -EEXIST;
2663 pr_debug("omap_hwmod: registering link from %s to %s\n",
2664 oi->master->name, oi->slave->name);
2667 * Register the connected hwmods, if they haven't been
2668 * registered already
2670 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2671 _register(oi->master);
2673 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2674 _register(oi->slave);
2676 _add_link(oi);
2678 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2680 return 0;
2683 /* Static functions intended only for use in soc_ops field function pointers */
2686 * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
2687 * @oh: struct omap_hwmod *
2689 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2690 * does not have an IDLEST bit or if the module successfully leaves
2691 * slave idle; otherwise, pass along the return value of the
2692 * appropriate *_cm*_wait_module_ready() function.
2694 static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
2696 if (!oh)
2697 return -EINVAL;
2699 if (oh->flags & HWMOD_NO_IDLEST)
2700 return 0;
2702 if (!_find_mpu_rt_port(oh))
2703 return 0;
2705 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2707 return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
2708 oh->prcm.omap2.idlest_reg_id,
2709 oh->prcm.omap2.idlest_idle_bit);
2713 * _omap4_wait_target_ready - wait for a module to leave slave idle
2714 * @oh: struct omap_hwmod *
2716 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2717 * does not have an IDLEST bit or if the module successfully leaves
2718 * slave idle; otherwise, pass along the return value of the
2719 * appropriate *_cm*_wait_module_ready() function.
2721 static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2723 if (!oh)
2724 return -EINVAL;
2726 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
2727 return 0;
2729 if (!_find_mpu_rt_port(oh))
2730 return 0;
2732 if (_omap4_clkctrl_managed_by_clkfwk(oh))
2733 return 0;
2735 if (!_omap4_has_clkctrl_clock(oh))
2736 return 0;
2738 /* XXX check module SIDLEMODE, hardreset status */
2740 return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
2741 oh->clkdm->cm_inst,
2742 oh->prcm.omap4.clkctrl_offs, 0);
2746 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2747 * @oh: struct omap_hwmod * to assert hardreset
2748 * @ohri: hardreset line data
2750 * Call omap2_prm_assert_hardreset() with parameters extracted from
2751 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2752 * use as an soc_ops function pointer. Passes along the return value
2753 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
2754 * for removal when the PRM code is moved into drivers/.
2756 static int _omap2_assert_hardreset(struct omap_hwmod *oh,
2757 struct omap_hwmod_rst_info *ohri)
2759 return omap_prm_assert_hardreset(ohri->rst_shift, 0,
2760 oh->prcm.omap2.module_offs, 0);
2764 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2765 * @oh: struct omap_hwmod * to deassert hardreset
2766 * @ohri: hardreset line data
2768 * Call omap2_prm_deassert_hardreset() with parameters extracted from
2769 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2770 * use as an soc_ops function pointer. Passes along the return value
2771 * from omap2_prm_deassert_hardreset(). XXX This function is
2772 * scheduled for removal when the PRM code is moved into drivers/.
2774 static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
2775 struct omap_hwmod_rst_info *ohri)
2777 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
2778 oh->prcm.omap2.module_offs, 0, 0);
2782 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
2783 * @oh: struct omap_hwmod * to test hardreset
2784 * @ohri: hardreset line data
2786 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
2787 * from the hwmod @oh and the hardreset line data @ohri. Only
2788 * intended for use as an soc_ops function pointer. Passes along the
2789 * return value from omap2_prm_is_hardreset_asserted(). XXX This
2790 * function is scheduled for removal when the PRM code is moved into
2791 * drivers/.
2793 static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
2794 struct omap_hwmod_rst_info *ohri)
2796 return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
2797 oh->prcm.omap2.module_offs, 0);
2801 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2802 * @oh: struct omap_hwmod * to assert hardreset
2803 * @ohri: hardreset line data
2805 * Call omap4_prminst_assert_hardreset() with parameters extracted
2806 * from the hwmod @oh and the hardreset line data @ohri. Only
2807 * intended for use as an soc_ops function pointer. Passes along the
2808 * return value from omap4_prminst_assert_hardreset(). XXX This
2809 * function is scheduled for removal when the PRM code is moved into
2810 * drivers/.
2812 static int _omap4_assert_hardreset(struct omap_hwmod *oh,
2813 struct omap_hwmod_rst_info *ohri)
2815 if (!oh->clkdm)
2816 return -EINVAL;
2818 return omap_prm_assert_hardreset(ohri->rst_shift,
2819 oh->clkdm->pwrdm.ptr->prcm_partition,
2820 oh->clkdm->pwrdm.ptr->prcm_offs,
2821 oh->prcm.omap4.rstctrl_offs);
2825 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2826 * @oh: struct omap_hwmod * to deassert hardreset
2827 * @ohri: hardreset line data
2829 * Call omap4_prminst_deassert_hardreset() with parameters extracted
2830 * from the hwmod @oh and the hardreset line data @ohri. Only
2831 * intended for use as an soc_ops function pointer. Passes along the
2832 * return value from omap4_prminst_deassert_hardreset(). XXX This
2833 * function is scheduled for removal when the PRM code is moved into
2834 * drivers/.
2836 static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
2837 struct omap_hwmod_rst_info *ohri)
2839 if (!oh->clkdm)
2840 return -EINVAL;
2842 if (ohri->st_shift)
2843 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
2844 oh->name, ohri->name);
2845 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
2846 oh->clkdm->pwrdm.ptr->prcm_partition,
2847 oh->clkdm->pwrdm.ptr->prcm_offs,
2848 oh->prcm.omap4.rstctrl_offs,
2849 oh->prcm.omap4.rstctrl_offs +
2850 OMAP4_RST_CTRL_ST_OFFSET);
2854 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
2855 * @oh: struct omap_hwmod * to test hardreset
2856 * @ohri: hardreset line data
2858 * Call omap4_prminst_is_hardreset_asserted() with parameters
2859 * extracted from the hwmod @oh and the hardreset line data @ohri.
2860 * Only intended for use as an soc_ops function pointer. Passes along
2861 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
2862 * This function is scheduled for removal when the PRM code is moved
2863 * into drivers/.
2865 static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
2866 struct omap_hwmod_rst_info *ohri)
2868 if (!oh->clkdm)
2869 return -EINVAL;
2871 return omap_prm_is_hardreset_asserted(ohri->rst_shift,
2872 oh->clkdm->pwrdm.ptr->
2873 prcm_partition,
2874 oh->clkdm->pwrdm.ptr->prcm_offs,
2875 oh->prcm.omap4.rstctrl_offs);
2879 * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
2880 * @oh: struct omap_hwmod * to disable control for
2882 * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
2883 * will be using its main_clk to enable/disable the module. Returns
2884 * 0 if successful.
2886 static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
2888 if (!oh)
2889 return -EINVAL;
2891 oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
2893 return 0;
2897 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
2898 * @oh: struct omap_hwmod * to deassert hardreset
2899 * @ohri: hardreset line data
2901 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
2902 * from the hwmod @oh and the hardreset line data @ohri. Only
2903 * intended for use as an soc_ops function pointer. Passes along the
2904 * return value from am33xx_prminst_deassert_hardreset(). XXX This
2905 * function is scheduled for removal when the PRM code is moved into
2906 * drivers/.
2908 static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
2909 struct omap_hwmod_rst_info *ohri)
2911 return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
2912 oh->clkdm->pwrdm.ptr->prcm_partition,
2913 oh->clkdm->pwrdm.ptr->prcm_offs,
2914 oh->prcm.omap4.rstctrl_offs,
2915 oh->prcm.omap4.rstst_offs);
2918 /* Public functions */
2920 u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
2922 if (oh->flags & HWMOD_16BIT_REG)
2923 return readw_relaxed(oh->_mpu_rt_va + reg_offs);
2924 else
2925 return readl_relaxed(oh->_mpu_rt_va + reg_offs);
2928 void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
2930 if (oh->flags & HWMOD_16BIT_REG)
2931 writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
2932 else
2933 writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
2937 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
2938 * @oh: struct omap_hwmod *
2940 * This is a public function exposed to drivers. Some drivers may need to do
2941 * some settings before and after resetting the device. Those drivers after
2942 * doing the necessary settings could use this function to start a reset by
2943 * setting the SYSCONFIG.SOFTRESET bit.
2945 int omap_hwmod_softreset(struct omap_hwmod *oh)
2947 u32 v;
2948 int ret;
2950 if (!oh || !(oh->_sysc_cache))
2951 return -EINVAL;
2953 v = oh->_sysc_cache;
2954 ret = _set_softreset(oh, &v);
2955 if (ret)
2956 goto error;
2957 _write_sysconfig(v, oh);
2959 ret = _clear_softreset(oh, &v);
2960 if (ret)
2961 goto error;
2962 _write_sysconfig(v, oh);
2964 error:
2965 return ret;
2969 * omap_hwmod_lookup - look up a registered omap_hwmod by name
2970 * @name: name of the omap_hwmod to look up
2972 * Given a @name of an omap_hwmod, return a pointer to the registered
2973 * struct omap_hwmod *, or NULL upon error.
2975 struct omap_hwmod *omap_hwmod_lookup(const char *name)
2977 struct omap_hwmod *oh;
2979 if (!name)
2980 return NULL;
2982 oh = _lookup(name);
2984 return oh;
2988 * omap_hwmod_for_each - call function for each registered omap_hwmod
2989 * @fn: pointer to a callback function
2990 * @data: void * data to pass to callback function
2992 * Call @fn for each registered omap_hwmod, passing @data to each
2993 * function. @fn must return 0 for success or any other value for
2994 * failure. If @fn returns non-zero, the iteration across omap_hwmods
2995 * will stop and the non-zero return value will be passed to the
2996 * caller of omap_hwmod_for_each(). @fn is called with
2997 * omap_hwmod_for_each() held.
2999 int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3000 void *data)
3002 struct omap_hwmod *temp_oh;
3003 int ret = 0;
3005 if (!fn)
3006 return -EINVAL;
3008 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3009 ret = (*fn)(temp_oh, data);
3010 if (ret)
3011 break;
3014 return ret;
3018 * omap_hwmod_register_links - register an array of hwmod links
3019 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3021 * Intended to be called early in boot before the clock framework is
3022 * initialized. If @ois is not null, will register all omap_hwmods
3023 * listed in @ois that are valid for this chip. Returns -EINVAL if
3024 * omap_hwmod_init() hasn't been called before calling this function,
3025 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3026 * success.
3028 int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3030 int r, i;
3032 if (!inited)
3033 return -EINVAL;
3035 if (!ois)
3036 return 0;
3038 if (ois[0] == NULL) /* Empty list */
3039 return 0;
3041 i = 0;
3042 do {
3043 r = _register_link(ois[i]);
3044 WARN(r && r != -EEXIST,
3045 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3046 ois[i]->master->name, ois[i]->slave->name, r);
3047 } while (ois[++i]);
3049 return 0;
3053 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3054 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3056 * If the hwmod data corresponding to the MPU subsystem IP block
3057 * hasn't been initialized and set up yet, do so now. This must be
3058 * done first since sleep dependencies may be added from other hwmods
3059 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3060 * return value.
3062 static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
3064 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3065 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3066 __func__, MPU_INITIATOR_NAME);
3067 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3068 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
3072 * omap_hwmod_setup_one - set up a single hwmod
3073 * @oh_name: const char * name of the already-registered hwmod to set up
3075 * Initialize and set up a single hwmod. Intended to be used for a
3076 * small number of early devices, such as the timer IP blocks used for
3077 * the scheduler clock. Must be called after omap2_clk_init().
3078 * Resolves the struct clk names to struct clk pointers for each
3079 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3080 * -EINVAL upon error or 0 upon success.
3082 int __init omap_hwmod_setup_one(const char *oh_name)
3084 struct omap_hwmod *oh;
3086 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3088 oh = _lookup(oh_name);
3089 if (!oh) {
3090 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3091 return -EINVAL;
3094 _ensure_mpu_hwmod_is_setup(oh);
3096 _init(oh, NULL);
3097 _setup(oh, NULL);
3099 return 0;
3102 static void omap_hwmod_check_one(struct device *dev,
3103 const char *name, s8 v1, u8 v2)
3105 if (v1 < 0)
3106 return;
3108 if (v1 != v2)
3109 dev_warn(dev, "%s %d != %d\n", name, v1, v2);
3113 * omap_hwmod_check_sysc - check sysc against platform sysc
3114 * @dev: struct device
3115 * @data: module data
3116 * @sysc_fields: new sysc configuration
3118 static int omap_hwmod_check_sysc(struct device *dev,
3119 const struct ti_sysc_module_data *data,
3120 struct sysc_regbits *sysc_fields)
3122 const struct sysc_regbits *regbits = data->cap->regbits;
3124 omap_hwmod_check_one(dev, "dmadisable_shift",
3125 regbits->dmadisable_shift,
3126 sysc_fields->dmadisable_shift);
3127 omap_hwmod_check_one(dev, "midle_shift",
3128 regbits->midle_shift,
3129 sysc_fields->midle_shift);
3130 omap_hwmod_check_one(dev, "sidle_shift",
3131 regbits->sidle_shift,
3132 sysc_fields->sidle_shift);
3133 omap_hwmod_check_one(dev, "clkact_shift",
3134 regbits->clkact_shift,
3135 sysc_fields->clkact_shift);
3136 omap_hwmod_check_one(dev, "enwkup_shift",
3137 regbits->enwkup_shift,
3138 sysc_fields->enwkup_shift);
3139 omap_hwmod_check_one(dev, "srst_shift",
3140 regbits->srst_shift,
3141 sysc_fields->srst_shift);
3142 omap_hwmod_check_one(dev, "autoidle_shift",
3143 regbits->autoidle_shift,
3144 sysc_fields->autoidle_shift);
3146 return 0;
3150 * omap_hwmod_init_regbits - init sysconfig specific register bits
3151 * @dev: struct device
3152 * @data: module data
3153 * @sysc_fields: new sysc configuration
3155 static int omap_hwmod_init_regbits(struct device *dev,
3156 const struct ti_sysc_module_data *data,
3157 struct sysc_regbits **sysc_fields)
3159 *sysc_fields = NULL;
3161 switch (data->cap->type) {
3162 case TI_SYSC_OMAP2:
3163 case TI_SYSC_OMAP2_TIMER:
3164 *sysc_fields = &omap_hwmod_sysc_type1;
3165 break;
3166 case TI_SYSC_OMAP3_SHAM:
3167 *sysc_fields = &omap3_sham_sysc_fields;
3168 break;
3169 case TI_SYSC_OMAP3_AES:
3170 *sysc_fields = &omap3xxx_aes_sysc_fields;
3171 break;
3172 case TI_SYSC_OMAP4:
3173 case TI_SYSC_OMAP4_TIMER:
3174 *sysc_fields = &omap_hwmod_sysc_type2;
3175 break;
3176 case TI_SYSC_OMAP4_SIMPLE:
3177 *sysc_fields = &omap_hwmod_sysc_type3;
3178 break;
3179 case TI_SYSC_OMAP34XX_SR:
3180 *sysc_fields = &omap34xx_sr_sysc_fields;
3181 break;
3182 case TI_SYSC_OMAP36XX_SR:
3183 *sysc_fields = &omap36xx_sr_sysc_fields;
3184 break;
3185 case TI_SYSC_OMAP4_SR:
3186 *sysc_fields = &omap36xx_sr_sysc_fields;
3187 break;
3188 case TI_SYSC_OMAP4_MCASP:
3189 *sysc_fields = &omap_hwmod_sysc_type_mcasp;
3190 break;
3191 case TI_SYSC_OMAP4_USB_HOST_FS:
3192 *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
3193 break;
3194 default:
3195 return -EINVAL;
3198 return omap_hwmod_check_sysc(dev, data, *sysc_fields);
3202 * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
3203 * @dev: struct device
3204 * @data: module data
3205 * @rev_offs: revision register offset
3206 * @sysc_offs: sysc register offset
3207 * @syss_offs: syss register offset
3209 int omap_hwmod_init_reg_offs(struct device *dev,
3210 const struct ti_sysc_module_data *data,
3211 s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
3213 *rev_offs = -ENODEV;
3214 *sysc_offs = 0;
3215 *syss_offs = 0;
3217 if (data->offsets[SYSC_REVISION] >= 0)
3218 *rev_offs = data->offsets[SYSC_REVISION];
3220 if (data->offsets[SYSC_SYSCONFIG] >= 0)
3221 *sysc_offs = data->offsets[SYSC_SYSCONFIG];
3223 if (data->offsets[SYSC_SYSSTATUS] >= 0)
3224 *syss_offs = data->offsets[SYSC_SYSSTATUS];
3226 return 0;
3230 * omap_hwmod_init_sysc_flags - initialize sysconfig features
3231 * @dev: struct device
3232 * @data: module data
3233 * @sysc_flags: module configuration
3235 int omap_hwmod_init_sysc_flags(struct device *dev,
3236 const struct ti_sysc_module_data *data,
3237 u32 *sysc_flags)
3239 *sysc_flags = 0;
3241 switch (data->cap->type) {
3242 case TI_SYSC_OMAP2:
3243 case TI_SYSC_OMAP2_TIMER:
3244 /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
3245 if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
3246 *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
3247 if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
3248 *sysc_flags |= SYSC_HAS_EMUFREE;
3249 if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
3250 *sysc_flags |= SYSC_HAS_ENAWAKEUP;
3251 if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
3252 *sysc_flags |= SYSC_HAS_SOFTRESET;
3253 if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
3254 *sysc_flags |= SYSC_HAS_AUTOIDLE;
3255 break;
3256 case TI_SYSC_OMAP4:
3257 case TI_SYSC_OMAP4_TIMER:
3258 /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
3259 if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
3260 *sysc_flags |= SYSC_HAS_DMADISABLE;
3261 if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
3262 *sysc_flags |= SYSC_HAS_EMUFREE;
3263 if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
3264 *sysc_flags |= SYSC_HAS_SOFTRESET;
3265 break;
3266 case TI_SYSC_OMAP34XX_SR:
3267 case TI_SYSC_OMAP36XX_SR:
3268 /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
3269 if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
3270 *sysc_flags |= SYSC_HAS_ENAWAKEUP;
3271 break;
3272 default:
3273 if (data->cap->regbits->emufree_shift >= 0)
3274 *sysc_flags |= SYSC_HAS_EMUFREE;
3275 if (data->cap->regbits->enwkup_shift >= 0)
3276 *sysc_flags |= SYSC_HAS_ENAWAKEUP;
3277 if (data->cap->regbits->srst_shift >= 0)
3278 *sysc_flags |= SYSC_HAS_SOFTRESET;
3279 if (data->cap->regbits->autoidle_shift >= 0)
3280 *sysc_flags |= SYSC_HAS_AUTOIDLE;
3281 break;
3284 if (data->cap->regbits->midle_shift >= 0 &&
3285 data->cfg->midlemodes)
3286 *sysc_flags |= SYSC_HAS_MIDLEMODE;
3288 if (data->cap->regbits->sidle_shift >= 0 &&
3289 data->cfg->sidlemodes)
3290 *sysc_flags |= SYSC_HAS_SIDLEMODE;
3292 if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
3293 *sysc_flags |= SYSC_NO_CACHE;
3294 if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
3295 *sysc_flags |= SYSC_HAS_RESET_STATUS;
3297 if (data->cfg->syss_mask & 1)
3298 *sysc_flags |= SYSS_HAS_RESET_STATUS;
3300 return 0;
3304 * omap_hwmod_init_idlemodes - initialize module idle modes
3305 * @dev: struct device
3306 * @data: module data
3307 * @idlemodes: module supported idle modes
3309 int omap_hwmod_init_idlemodes(struct device *dev,
3310 const struct ti_sysc_module_data *data,
3311 u32 *idlemodes)
3313 *idlemodes = 0;
3315 if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
3316 *idlemodes |= MSTANDBY_FORCE;
3317 if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
3318 *idlemodes |= MSTANDBY_NO;
3319 if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
3320 *idlemodes |= MSTANDBY_SMART;
3321 if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
3322 *idlemodes |= MSTANDBY_SMART_WKUP;
3324 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
3325 *idlemodes |= SIDLE_FORCE;
3326 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
3327 *idlemodes |= SIDLE_NO;
3328 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
3329 *idlemodes |= SIDLE_SMART;
3330 if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
3331 *idlemodes |= SIDLE_SMART_WKUP;
3333 return 0;
3337 * omap_hwmod_check_module - check new module against platform data
3338 * @dev: struct device
3339 * @oh: module
3340 * @data: new module data
3341 * @sysc_fields: sysc register bits
3342 * @rev_offs: revision register offset
3343 * @sysc_offs: sysconfig register offset
3344 * @syss_offs: sysstatus register offset
3345 * @sysc_flags: sysc specific flags
3346 * @idlemodes: sysc supported idlemodes
3348 static int omap_hwmod_check_module(struct device *dev,
3349 struct omap_hwmod *oh,
3350 const struct ti_sysc_module_data *data,
3351 struct sysc_regbits *sysc_fields,
3352 s32 rev_offs, s32 sysc_offs,
3353 s32 syss_offs, u32 sysc_flags,
3354 u32 idlemodes)
3356 if (!oh->class->sysc)
3357 return -ENODEV;
3359 if (sysc_fields != oh->class->sysc->sysc_fields)
3360 dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
3361 oh->class->sysc->sysc_fields);
3363 if (rev_offs != oh->class->sysc->rev_offs)
3364 dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
3365 oh->class->sysc->rev_offs);
3366 if (sysc_offs != oh->class->sysc->sysc_offs)
3367 dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
3368 oh->class->sysc->sysc_offs);
3369 if (syss_offs != oh->class->sysc->syss_offs)
3370 dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
3371 oh->class->sysc->syss_offs);
3373 if (sysc_flags != oh->class->sysc->sysc_flags)
3374 dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
3375 oh->class->sysc->sysc_flags);
3377 if (idlemodes != oh->class->sysc->idlemodes)
3378 dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
3379 oh->class->sysc->idlemodes);
3381 if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
3382 dev_warn(dev, "srst_udelay %i != %i\n",
3383 data->cfg->srst_udelay,
3384 oh->class->sysc->srst_udelay);
3386 return 0;
3390 * omap_hwmod_allocate_module - allocate new module
3391 * @dev: struct device
3392 * @oh: module
3393 * @sysc_fields: sysc register bits
3394 * @rev_offs: revision register offset
3395 * @sysc_offs: sysconfig register offset
3396 * @syss_offs: sysstatus register offset
3397 * @sysc_flags: sysc specific flags
3398 * @idlemodes: sysc supported idlemodes
3400 * Note that the allocations here cannot use devm as ti-sysc can rebind.
3402 int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
3403 const struct ti_sysc_module_data *data,
3404 struct sysc_regbits *sysc_fields,
3405 s32 rev_offs, s32 sysc_offs, s32 syss_offs,
3406 u32 sysc_flags, u32 idlemodes)
3408 struct omap_hwmod_class_sysconfig *sysc;
3409 struct omap_hwmod_class *class;
3410 void __iomem *regs = NULL;
3411 unsigned long flags;
3413 sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
3414 if (!sysc)
3415 return -ENOMEM;
3417 sysc->sysc_fields = sysc_fields;
3418 sysc->rev_offs = rev_offs;
3419 sysc->sysc_offs = sysc_offs;
3420 sysc->syss_offs = syss_offs;
3421 sysc->sysc_flags = sysc_flags;
3422 sysc->idlemodes = idlemodes;
3423 sysc->srst_udelay = data->cfg->srst_udelay;
3425 if (!oh->_mpu_rt_va) {
3426 regs = ioremap(data->module_pa,
3427 data->module_size);
3428 if (!regs)
3429 return -ENOMEM;
3433 * We need new oh->class as the other devices in the same class
3434 * may not yet have ioremapped their registers.
3436 class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
3437 if (!class)
3438 return -ENOMEM;
3440 class->sysc = sysc;
3442 spin_lock_irqsave(&oh->_lock, flags);
3443 if (regs)
3444 oh->_mpu_rt_va = regs;
3445 oh->class = class;
3446 oh->_state = _HWMOD_STATE_INITIALIZED;
3447 _setup(oh, NULL);
3448 spin_unlock_irqrestore(&oh->_lock, flags);
3450 return 0;
3454 * omap_hwmod_init_module - initialize new module
3455 * @dev: struct device
3456 * @data: module data
3457 * @cookie: cookie for the caller to use for later calls
3459 int omap_hwmod_init_module(struct device *dev,
3460 const struct ti_sysc_module_data *data,
3461 struct ti_sysc_cookie *cookie)
3463 struct omap_hwmod *oh;
3464 struct sysc_regbits *sysc_fields;
3465 s32 rev_offs, sysc_offs, syss_offs;
3466 u32 sysc_flags, idlemodes;
3467 int error;
3469 if (!dev || !data)
3470 return -EINVAL;
3472 oh = _lookup(data->name);
3473 if (!oh)
3474 return -ENODEV;
3476 cookie->data = oh;
3478 error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
3479 if (error)
3480 return error;
3482 error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
3483 &sysc_offs, &syss_offs);
3484 if (error)
3485 return error;
3487 error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
3488 if (error)
3489 return error;
3491 error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
3492 if (error)
3493 return error;
3495 if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
3496 oh->flags |= HWMOD_INIT_NO_IDLE;
3497 if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
3498 oh->flags |= HWMOD_INIT_NO_RESET;
3500 error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
3501 rev_offs, sysc_offs, syss_offs,
3502 sysc_flags, idlemodes);
3503 if (!error)
3504 return error;
3506 return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
3507 rev_offs, sysc_offs, syss_offs,
3508 sysc_flags, idlemodes);
3512 * omap_hwmod_setup_earlycon_flags - set up flags for early console
3514 * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
3515 * early concole so that hwmod core doesn't reset and keep it in idle
3516 * that specific uart.
3518 #ifdef CONFIG_SERIAL_EARLYCON
3519 static void __init omap_hwmod_setup_earlycon_flags(void)
3521 struct device_node *np;
3522 struct omap_hwmod *oh;
3523 const char *uart;
3525 np = of_find_node_by_path("/chosen");
3526 if (np) {
3527 uart = of_get_property(np, "stdout-path", NULL);
3528 if (uart) {
3529 np = of_find_node_by_path(uart);
3530 if (np) {
3531 uart = of_get_property(np, "ti,hwmods", NULL);
3532 oh = omap_hwmod_lookup(uart);
3533 if (!oh) {
3534 uart = of_get_property(np->parent,
3535 "ti,hwmods",
3536 NULL);
3537 oh = omap_hwmod_lookup(uart);
3539 if (oh)
3540 oh->flags |= DEBUG_OMAPUART_FLAGS;
3545 #endif
3548 * omap_hwmod_setup_all - set up all registered IP blocks
3550 * Initialize and set up all IP blocks registered with the hwmod code.
3551 * Must be called after omap2_clk_init(). Resolves the struct clk
3552 * names to struct clk pointers for each registered omap_hwmod. Also
3553 * calls _setup() on each hwmod. Returns 0 upon success.
3555 static int __init omap_hwmod_setup_all(void)
3557 _ensure_mpu_hwmod_is_setup(NULL);
3559 omap_hwmod_for_each(_init, NULL);
3560 #ifdef CONFIG_SERIAL_EARLYCON
3561 omap_hwmod_setup_earlycon_flags();
3562 #endif
3563 omap_hwmod_for_each(_setup, NULL);
3565 return 0;
3567 omap_postcore_initcall(omap_hwmod_setup_all);
3570 * omap_hwmod_enable - enable an omap_hwmod
3571 * @oh: struct omap_hwmod *
3573 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
3574 * Returns -EINVAL on error or passes along the return value from _enable().
3576 int omap_hwmod_enable(struct omap_hwmod *oh)
3578 int r;
3579 unsigned long flags;
3581 if (!oh)
3582 return -EINVAL;
3584 spin_lock_irqsave(&oh->_lock, flags);
3585 r = _enable(oh);
3586 spin_unlock_irqrestore(&oh->_lock, flags);
3588 return r;
3592 * omap_hwmod_idle - idle an omap_hwmod
3593 * @oh: struct omap_hwmod *
3595 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
3596 * Returns -EINVAL on error or passes along the return value from _idle().
3598 int omap_hwmod_idle(struct omap_hwmod *oh)
3600 int r;
3601 unsigned long flags;
3603 if (!oh)
3604 return -EINVAL;
3606 spin_lock_irqsave(&oh->_lock, flags);
3607 r = _idle(oh);
3608 spin_unlock_irqrestore(&oh->_lock, flags);
3610 return r;
3614 * omap_hwmod_shutdown - shutdown an omap_hwmod
3615 * @oh: struct omap_hwmod *
3617 * Shutdown an omap_hwmod @oh. Intended to be called by
3618 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3619 * the return value from _shutdown().
3621 int omap_hwmod_shutdown(struct omap_hwmod *oh)
3623 int r;
3624 unsigned long flags;
3626 if (!oh)
3627 return -EINVAL;
3629 spin_lock_irqsave(&oh->_lock, flags);
3630 r = _shutdown(oh);
3631 spin_unlock_irqrestore(&oh->_lock, flags);
3633 return r;
3637 * IP block data retrieval functions
3641 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3642 * @oh: struct omap_hwmod *
3644 * Return the powerdomain pointer associated with the OMAP module
3645 * @oh's main clock. If @oh does not have a main clk, return the
3646 * powerdomain associated with the interface clock associated with the
3647 * module's MPU port. (XXX Perhaps this should use the SDMA port
3648 * instead?) Returns NULL on error, or a struct powerdomain * on
3649 * success.
3651 struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3653 struct clk *c;
3654 struct omap_hwmod_ocp_if *oi;
3655 struct clockdomain *clkdm;
3656 struct clk_hw_omap *clk;
3658 if (!oh)
3659 return NULL;
3661 if (oh->clkdm)
3662 return oh->clkdm->pwrdm.ptr;
3664 if (oh->_clk) {
3665 c = oh->_clk;
3666 } else {
3667 oi = _find_mpu_rt_port(oh);
3668 if (!oi)
3669 return NULL;
3670 c = oi->_clk;
3673 clk = to_clk_hw_omap(__clk_get_hw(c));
3674 clkdm = clk->clkdm;
3675 if (!clkdm)
3676 return NULL;
3678 return clkdm->pwrdm.ptr;
3682 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3683 * @oh: struct omap_hwmod *
3685 * Returns the virtual address corresponding to the beginning of the
3686 * module's register target, in the address range that is intended to
3687 * be used by the MPU. Returns the virtual address upon success or NULL
3688 * upon error.
3690 void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3692 if (!oh)
3693 return NULL;
3695 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3696 return NULL;
3698 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3699 return NULL;
3701 return oh->_mpu_rt_va;
3705 * XXX what about functions for drivers to save/restore ocp_sysconfig
3706 * for context save/restore operations?
3710 * omap_hwmod_enable_wakeup - allow device to wake up the system
3711 * @oh: struct omap_hwmod *
3713 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
3714 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3715 * this IP block if it has dynamic mux entries. Eventually this
3716 * should set PRCM wakeup registers to cause the PRCM to receive
3717 * wakeup events from the module. Does not set any wakeup routing
3718 * registers beyond this point - if the module is to wake up any other
3719 * module or subsystem, that must be set separately. Called by
3720 * omap_device code. Returns -EINVAL on error or 0 upon success.
3722 int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3724 unsigned long flags;
3725 u32 v;
3727 spin_lock_irqsave(&oh->_lock, flags);
3729 if (oh->class->sysc &&
3730 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3731 v = oh->_sysc_cache;
3732 _enable_wakeup(oh, &v);
3733 _write_sysconfig(v, oh);
3736 spin_unlock_irqrestore(&oh->_lock, flags);
3738 return 0;
3742 * omap_hwmod_disable_wakeup - prevent device from waking the system
3743 * @oh: struct omap_hwmod *
3745 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
3746 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3747 * events for this IP block if it has dynamic mux entries. Eventually
3748 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3749 * wakeup events from the module. Does not set any wakeup routing
3750 * registers beyond this point - if the module is to wake up any other
3751 * module or subsystem, that must be set separately. Called by
3752 * omap_device code. Returns -EINVAL on error or 0 upon success.
3754 int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3756 unsigned long flags;
3757 u32 v;
3759 spin_lock_irqsave(&oh->_lock, flags);
3761 if (oh->class->sysc &&
3762 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3763 v = oh->_sysc_cache;
3764 _disable_wakeup(oh, &v);
3765 _write_sysconfig(v, oh);
3768 spin_unlock_irqrestore(&oh->_lock, flags);
3770 return 0;
3774 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3775 * contained in the hwmod module.
3776 * @oh: struct omap_hwmod *
3777 * @name: name of the reset line to lookup and assert
3779 * Some IP like dsp, ipu or iva contain processor that require
3780 * an HW reset line to be assert / deassert in order to enable fully
3781 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3782 * yet supported on this OMAP; otherwise, passes along the return value
3783 * from _assert_hardreset().
3785 int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3787 int ret;
3788 unsigned long flags;
3790 if (!oh)
3791 return -EINVAL;
3793 spin_lock_irqsave(&oh->_lock, flags);
3794 ret = _assert_hardreset(oh, name);
3795 spin_unlock_irqrestore(&oh->_lock, flags);
3797 return ret;
3801 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3802 * contained in the hwmod module.
3803 * @oh: struct omap_hwmod *
3804 * @name: name of the reset line to look up and deassert
3806 * Some IP like dsp, ipu or iva contain processor that require
3807 * an HW reset line to be assert / deassert in order to enable fully
3808 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3809 * yet supported on this OMAP; otherwise, passes along the return value
3810 * from _deassert_hardreset().
3812 int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3814 int ret;
3815 unsigned long flags;
3817 if (!oh)
3818 return -EINVAL;
3820 spin_lock_irqsave(&oh->_lock, flags);
3821 ret = _deassert_hardreset(oh, name);
3822 spin_unlock_irqrestore(&oh->_lock, flags);
3824 return ret;
3828 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
3829 * @classname: struct omap_hwmod_class name to search for
3830 * @fn: callback function pointer to call for each hwmod in class @classname
3831 * @user: arbitrary context data to pass to the callback function
3833 * For each omap_hwmod of class @classname, call @fn.
3834 * If the callback function returns something other than
3835 * zero, the iterator is terminated, and the callback function's return
3836 * value is passed back to the caller. Returns 0 upon success, -EINVAL
3837 * if @classname or @fn are NULL, or passes back the error code from @fn.
3839 int omap_hwmod_for_each_by_class(const char *classname,
3840 int (*fn)(struct omap_hwmod *oh,
3841 void *user),
3842 void *user)
3844 struct omap_hwmod *temp_oh;
3845 int ret = 0;
3847 if (!classname || !fn)
3848 return -EINVAL;
3850 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
3851 __func__, classname);
3853 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3854 if (!strcmp(temp_oh->class->name, classname)) {
3855 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
3856 __func__, temp_oh->name);
3857 ret = (*fn)(temp_oh, user);
3858 if (ret)
3859 break;
3863 if (ret)
3864 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
3865 __func__, ret);
3867 return ret;
3871 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
3872 * @oh: struct omap_hwmod *
3873 * @state: state that _setup() should leave the hwmod in
3875 * Sets the hwmod state that @oh will enter at the end of _setup()
3876 * (called by omap_hwmod_setup_*()). See also the documentation
3877 * for _setup_postsetup(), above. Returns 0 upon success or
3878 * -EINVAL if there is a problem with the arguments or if the hwmod is
3879 * in the wrong state.
3881 int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
3883 int ret;
3884 unsigned long flags;
3886 if (!oh)
3887 return -EINVAL;
3889 if (state != _HWMOD_STATE_DISABLED &&
3890 state != _HWMOD_STATE_ENABLED &&
3891 state != _HWMOD_STATE_IDLE)
3892 return -EINVAL;
3894 spin_lock_irqsave(&oh->_lock, flags);
3896 if (oh->_state != _HWMOD_STATE_REGISTERED) {
3897 ret = -EINVAL;
3898 goto ohsps_unlock;
3901 oh->_postsetup_state = state;
3902 ret = 0;
3904 ohsps_unlock:
3905 spin_unlock_irqrestore(&oh->_lock, flags);
3907 return ret;
3911 * omap_hwmod_get_context_loss_count - get lost context count
3912 * @oh: struct omap_hwmod *
3914 * Returns the context loss count of associated @oh
3915 * upon success, or zero if no context loss data is available.
3917 * On OMAP4, this queries the per-hwmod context loss register,
3918 * assuming one exists. If not, or on OMAP2/3, this queries the
3919 * enclosing powerdomain context loss count.
3921 int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
3923 struct powerdomain *pwrdm;
3924 int ret = 0;
3926 if (soc_ops.get_context_lost)
3927 return soc_ops.get_context_lost(oh);
3929 pwrdm = omap_hwmod_get_pwrdm(oh);
3930 if (pwrdm)
3931 ret = pwrdm_get_context_loss_count(pwrdm);
3933 return ret;
3937 * omap_hwmod_init - initialize the hwmod code
3939 * Sets up some function pointers needed by the hwmod code to operate on the
3940 * currently-booted SoC. Intended to be called once during kernel init
3941 * before any hwmods are registered. No return value.
3943 void __init omap_hwmod_init(void)
3945 if (cpu_is_omap24xx()) {
3946 soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
3947 soc_ops.assert_hardreset = _omap2_assert_hardreset;
3948 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
3949 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
3950 } else if (cpu_is_omap34xx()) {
3951 soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
3952 soc_ops.assert_hardreset = _omap2_assert_hardreset;
3953 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
3954 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
3955 soc_ops.init_clkdm = _init_clkdm;
3956 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
3957 soc_ops.enable_module = _omap4_enable_module;
3958 soc_ops.disable_module = _omap4_disable_module;
3959 soc_ops.wait_target_ready = _omap4_wait_target_ready;
3960 soc_ops.assert_hardreset = _omap4_assert_hardreset;
3961 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
3962 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
3963 soc_ops.init_clkdm = _init_clkdm;
3964 soc_ops.update_context_lost = _omap4_update_context_lost;
3965 soc_ops.get_context_lost = _omap4_get_context_lost;
3966 soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
3967 soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
3968 } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
3969 soc_is_am43xx()) {
3970 soc_ops.enable_module = _omap4_enable_module;
3971 soc_ops.disable_module = _omap4_disable_module;
3972 soc_ops.wait_target_ready = _omap4_wait_target_ready;
3973 soc_ops.assert_hardreset = _omap4_assert_hardreset;
3974 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
3975 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
3976 soc_ops.init_clkdm = _init_clkdm;
3977 soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
3978 soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
3979 } else {
3980 WARN(1, "omap_hwmod: unknown SoC type\n");
3983 _init_clkctrl_providers();
3985 inited = true;
3989 * omap_hwmod_get_main_clk - get pointer to main clock name
3990 * @oh: struct omap_hwmod *
3992 * Returns the main clock name assocated with @oh upon success,
3993 * or NULL if @oh is NULL.
3995 const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
3997 if (!oh)
3998 return NULL;
4000 return oh->main_clk;