2 * PCI support for Xilinx plbv46_pci soft-core which can be used on
3 * Xilinx Virtex ML410 / ML510 boards.
5 * Copyright 2009 Roderick Colenbrander
6 * Copyright 2009 Secret Lab Technologies Ltd.
8 * The pci bridge fixup code was copied from ppc4xx_pci.c and was written
9 * by Benjamin Herrenschmidt.
10 * Copyright 2007 Ben. Herrenschmidt <benh@kernel.crashing.org>, IBM Corp.
12 * This file is licensed under the terms of the GNU General Public License
13 * version 2. This program is licensed "as is" without any warranty of any
14 * kind, whether express or implied.
17 #include <linux/ioport.h>
19 #include <linux/pci.h>
20 #include <mm/mmu_decl.h>
22 #include <asm/xilinx_pci.h>
24 #define XPLB_PCI_ADDR 0x10c
25 #define XPLB_PCI_DATA 0x110
26 #define XPLB_PCI_BUS 0x114
28 #define PCI_HOST_ENABLE_CMD PCI_COMMAND_SERR | PCI_COMMAND_PARITY | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
30 static struct of_device_id xilinx_pci_match
[] = {
31 { .compatible
= "xlnx,plbv46-pci-1.03.a", },
36 * xilinx_pci_fixup_bridge - Block Xilinx PHB configuration.
38 static void xilinx_pci_fixup_bridge(struct pci_dev
*dev
)
40 struct pci_controller
*hose
;
43 if (dev
->devfn
|| dev
->bus
->self
)
46 hose
= pci_bus_to_host(dev
->bus
);
50 if (!of_match_node(xilinx_pci_match
, hose
->dn
))
53 /* Hide the PCI host BARs from the kernel as their content doesn't
54 * fit well in the resource management
56 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++) {
57 dev
->resource
[i
].start
= 0;
58 dev
->resource
[i
].end
= 0;
59 dev
->resource
[i
].flags
= 0;
62 dev_info(&dev
->dev
, "Hiding Xilinx plb-pci host bridge resources %s\n",
65 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID
, PCI_ANY_ID
, xilinx_pci_fixup_bridge
);
68 * xilinx_pci_exclude_device - Don't do config access for non-root bus
70 * This is a hack. Config access to any bus other than bus 0 does not
71 * currently work on the ML510 so we prevent it here.
74 xilinx_pci_exclude_device(struct pci_controller
*hose
, u_char bus
, u8 devfn
)
80 * xilinx_pci_init - Find and register a Xilinx PCI host bridge
82 void __init
xilinx_pci_init(void)
84 struct pci_controller
*hose
;
86 void __iomem
*pci_reg
;
87 struct device_node
*pci_node
;
89 pci_node
= of_find_matching_node(NULL
, xilinx_pci_match
);
93 if (of_address_to_resource(pci_node
, 0, &r
)) {
94 pr_err("xilinx-pci: cannot resolve base address\n");
98 hose
= pcibios_alloc_controller(pci_node
);
100 pr_err("xilinx-pci: pcibios_alloc_controller() failed\n");
104 /* Setup config space */
105 setup_indirect_pci(hose
, r
.start
+ XPLB_PCI_ADDR
,
106 r
.start
+ XPLB_PCI_DATA
,
107 PPC_INDIRECT_TYPE_SET_CFG_TYPE
);
109 /* According to the xilinx plbv46_pci documentation the soft-core starts
110 * a self-init when the bus master enable bit is set. Without this bit
111 * set the pci bus can't be scanned.
113 early_write_config_word(hose
, 0, 0, PCI_COMMAND
, PCI_HOST_ENABLE_CMD
);
115 /* Set the max latency timer to 255 */
116 early_write_config_byte(hose
, 0, 0, PCI_LATENCY_TIMER
, 0xff);
118 /* Set the max bus number to 255 */
119 pci_reg
= of_iomap(pci_node
, 0);
120 out_8(pci_reg
+ XPLB_PCI_BUS
, 0xff);
123 /* Nothing past the root bridge is working right now. By default
124 * exclude config access to anything except bus 0 */
125 if (!ppc_md
.pci_exclude_device
)
126 ppc_md
.pci_exclude_device
= xilinx_pci_exclude_device
;
128 /* Register the host bridge with the linux kernel! */
129 pci_process_bridge_OF_ranges(hose
, pci_node
, 1);
131 pr_info("xilinx-pci: Registered PCI host bridge\n");