1 /* linux/arch/arm/mach-s3c2440/mach-osiris.c
3 * Copyright (c) 2005,2008 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
12 #include <linux/kernel.h>
13 #include <linux/types.h>
14 #include <linux/interrupt.h>
15 #include <linux/list.h>
16 #include <linux/timer.h>
17 #include <linux/init.h>
18 #include <linux/device.h>
19 #include <linux/sysdev.h>
20 #include <linux/serial_core.h>
21 #include <linux/clk.h>
22 #include <linux/i2c.h>
25 #include <asm/mach/arch.h>
26 #include <asm/mach/map.h>
27 #include <asm/mach/irq.h>
29 #include <mach/osiris-map.h>
30 #include <mach/osiris-cpld.h>
32 #include <mach/hardware.h>
34 #include <asm/mach-types.h>
36 #include <plat/regs-serial.h>
37 #include <mach/regs-gpio.h>
38 #include <mach/regs-mem.h>
39 #include <mach/regs-lcd.h>
40 #include <plat/nand.h>
43 #include <linux/mtd/mtd.h>
44 #include <linux/mtd/nand.h>
45 #include <linux/mtd/nand_ecc.h>
46 #include <linux/mtd/partitions.h>
48 #include <plat/clock.h>
49 #include <plat/devs.h>
52 /* onboard perihperal map */
54 static struct map_desc osiris_iodesc
[] __initdata
= {
55 /* ISA IO areas (may be over-written later) */
58 .virtual = (u32
)S3C24XX_VA_ISA_BYTE
,
59 .pfn
= __phys_to_pfn(S3C2410_CS5
),
63 .virtual = (u32
)S3C24XX_VA_ISA_WORD
,
64 .pfn
= __phys_to_pfn(S3C2410_CS5
),
69 /* CPLD control registers */
72 .virtual = (u32
)OSIRIS_VA_CTRL0
,
73 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL0
),
77 .virtual = (u32
)OSIRIS_VA_CTRL1
,
78 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL1
),
82 .virtual = (u32
)OSIRIS_VA_CTRL2
,
83 .pfn
= __phys_to_pfn(OSIRIS_PA_CTRL2
),
87 .virtual = (u32
)OSIRIS_VA_IDREG
,
88 .pfn
= __phys_to_pfn(OSIRIS_PA_IDREG
),
94 #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
95 #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
96 #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
98 static struct s3c24xx_uart_clksrc osiris_serial_clocks
[] = {
113 static struct s3c2410_uartcfg osiris_uartcfgs
[] __initdata
= {
120 .clocks
= osiris_serial_clocks
,
121 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
129 .clocks
= osiris_serial_clocks
,
130 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
138 .clocks
= osiris_serial_clocks
,
139 .clocks_size
= ARRAY_SIZE(osiris_serial_clocks
),
143 /* NAND Flash on Osiris board */
145 static int external_map
[] = { 2 };
146 static int chip0_map
[] = { 0 };
147 static int chip1_map
[] = { 1 };
149 static struct mtd_partition osiris_default_nand_part
[] = {
151 .name
= "Boot Agent",
157 .size
= SZ_4M
- SZ_16K
,
163 .size
= SZ_32M
- SZ_4M
,
168 .size
= MTDPART_SIZ_FULL
,
172 static struct mtd_partition osiris_default_nand_part_large
[] = {
174 .name
= "Boot Agent",
180 .size
= SZ_4M
- SZ_128K
,
186 .size
= SZ_32M
- SZ_4M
,
191 .size
= MTDPART_SIZ_FULL
,
195 /* the Osiris has 3 selectable slots for nand-flash, the two
196 * on-board chip areas, as well as the external slot.
198 * Note, there is no current hot-plug support for the External
202 static struct s3c2410_nand_set osiris_nand_sets
[] = {
206 .nr_map
= external_map
,
207 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
208 .partitions
= osiris_default_nand_part
,
214 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
215 .partitions
= osiris_default_nand_part
,
221 .nr_partitions
= ARRAY_SIZE(osiris_default_nand_part
),
222 .partitions
= osiris_default_nand_part
,
226 static void osiris_nand_select(struct s3c2410_nand_set
*set
, int slot
)
230 slot
= set
->nr_map
[slot
] & 3;
232 pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
233 slot
, set
, set
->nr_map
);
235 tmp
= __raw_readb(OSIRIS_VA_CTRL0
);
236 tmp
&= ~OSIRIS_CTRL0_NANDSEL
;
239 pr_debug("osiris_nand: ctrl0 now %02x\n", tmp
);
241 __raw_writeb(tmp
, OSIRIS_VA_CTRL0
);
244 static struct s3c2410_platform_nand osiris_nand_info
= {
248 .nr_sets
= ARRAY_SIZE(osiris_nand_sets
),
249 .sets
= osiris_nand_sets
,
250 .select_chip
= osiris_nand_select
,
253 /* PCMCIA control and configuration */
255 static struct resource osiris_pcmcia_resource
[] = {
259 .flags
= IORESOURCE_MEM
,
264 .flags
= IORESOURCE_MEM
,
268 static struct platform_device osiris_pcmcia
= {
269 .name
= "osiris-pcmcia",
271 .num_resources
= ARRAY_SIZE(osiris_pcmcia_resource
),
272 .resource
= osiris_pcmcia_resource
,
275 /* Osiris power management device */
278 static unsigned char pm_osiris_ctrl0
;
280 static int osiris_pm_suspend(struct sys_device
*sd
, pm_message_t state
)
284 pm_osiris_ctrl0
= __raw_readb(OSIRIS_VA_CTRL0
);
285 tmp
= pm_osiris_ctrl0
& ~OSIRIS_CTRL0_NANDSEL
;
287 /* ensure correct NAND slot is selected on resume */
288 if ((pm_osiris_ctrl0
& OSIRIS_CTRL0_BOOT_INT
) == 0)
291 __raw_writeb(tmp
, OSIRIS_VA_CTRL0
);
293 /* ensure that an nRESET is not generated on resume. */
294 s3c2410_gpio_setpin(S3C2410_GPA21
, 1);
295 s3c2410_gpio_cfgpin(S3C2410_GPA21
, S3C2410_GPA21_OUT
);
300 static int osiris_pm_resume(struct sys_device
*sd
)
302 if (pm_osiris_ctrl0
& OSIRIS_CTRL0_FIX8
)
303 __raw_writeb(OSIRIS_CTRL1_FIX8
, OSIRIS_VA_CTRL1
);
305 __raw_writeb(pm_osiris_ctrl0
, OSIRIS_VA_CTRL0
);
307 s3c2410_gpio_cfgpin(S3C2410_GPA21
, S3C2410_GPA21_nRSTOUT
);
313 #define osiris_pm_suspend NULL
314 #define osiris_pm_resume NULL
317 static struct sysdev_class osiris_pm_sysclass
= {
318 .name
= "mach-osiris",
319 .suspend
= osiris_pm_suspend
,
320 .resume
= osiris_pm_resume
,
323 static struct sys_device osiris_pm_sysdev
= {
324 .cls
= &osiris_pm_sysclass
,
327 /* I2C devices fitted. */
329 static struct i2c_board_info osiris_i2c_devs
[] __initdata
= {
331 I2C_BOARD_INFO("tps65011", 0x48),
336 /* Standard Osiris devices */
338 static struct platform_device
*osiris_devices
[] __initdata
= {
345 static struct clk
*osiris_clocks
[] __initdata
= {
353 static void __init
osiris_map_io(void)
357 /* initialise the clocks */
359 s3c24xx_dclk0
.parent
= &clk_upll
;
360 s3c24xx_dclk0
.rate
= 12*1000*1000;
362 s3c24xx_dclk1
.parent
= &clk_upll
;
363 s3c24xx_dclk1
.rate
= 24*1000*1000;
365 s3c24xx_clkout0
.parent
= &s3c24xx_dclk0
;
366 s3c24xx_clkout1
.parent
= &s3c24xx_dclk1
;
368 s3c24xx_uclk
.parent
= &s3c24xx_clkout1
;
370 s3c24xx_register_clocks(osiris_clocks
, ARRAY_SIZE(osiris_clocks
));
372 s3c_device_nand
.dev
.platform_data
= &osiris_nand_info
;
374 s3c24xx_init_io(osiris_iodesc
, ARRAY_SIZE(osiris_iodesc
));
375 s3c24xx_init_clocks(0);
376 s3c24xx_init_uarts(osiris_uartcfgs
, ARRAY_SIZE(osiris_uartcfgs
));
378 /* check for the newer revision boards with large page nand */
380 if ((__raw_readb(OSIRIS_VA_IDREG
) & OSIRIS_ID_REVMASK
) >= 4) {
381 printk(KERN_INFO
"OSIRIS-B detected (revision %d)\n",
382 __raw_readb(OSIRIS_VA_IDREG
) & OSIRIS_ID_REVMASK
);
383 osiris_nand_sets
[0].partitions
= osiris_default_nand_part_large
;
384 osiris_nand_sets
[0].nr_partitions
= ARRAY_SIZE(osiris_default_nand_part_large
);
386 /* write-protect line to the NAND */
387 s3c2410_gpio_setpin(S3C2410_GPA0
, 1);
390 /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
392 local_irq_save(flags
);
393 __raw_writel(__raw_readl(S3C2410_BWSCON
) | S3C2410_BWSCON_ST1
| S3C2410_BWSCON_ST2
| S3C2410_BWSCON_ST3
| S3C2410_BWSCON_ST4
| S3C2410_BWSCON_ST5
, S3C2410_BWSCON
);
394 local_irq_restore(flags
);
397 static void __init
osiris_init(void)
399 sysdev_class_register(&osiris_pm_sysclass
);
400 sysdev_register(&osiris_pm_sysdev
);
402 s3c_i2c0_set_platdata(NULL
);
404 i2c_register_board_info(0, osiris_i2c_devs
,
405 ARRAY_SIZE(osiris_i2c_devs
));
407 platform_add_devices(osiris_devices
, ARRAY_SIZE(osiris_devices
));
410 MACHINE_START(OSIRIS
, "Simtec-OSIRIS")
411 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
412 .phys_io
= S3C2410_PA_UART
,
413 .io_pg_offst
= (((u32
)S3C24XX_VA_UART
) >> 18) & 0xfffc,
414 .boot_params
= S3C2410_SDRAM_PA
+ 0x100,
415 .map_io
= osiris_map_io
,
416 .init_irq
= s3c24xx_init_irq
,
417 .init_machine
= osiris_init
,
418 .timer
= &s3c24xx_timer
,