4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
12 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
24 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
25 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
28 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
30 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
32 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
33 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
37 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
38 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
41 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
42 * Updated to work with irq migration necessary
46 * Here is what the interrupt logic between a PCI device and the kernel looks
49 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
54 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
61 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
65 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
71 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
72 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
74 * To sum up, there are three levels of mappings involved:
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
78 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
83 #include <linux/acpi.h>
84 #include <linux/init.h>
85 #include <linux/irq.h>
86 #include <linux/kernel.h>
87 #include <linux/list.h>
88 #include <linux/pci.h>
89 #include <linux/smp.h>
90 #include <linux/string.h>
91 #include <linux/bootmem.h>
93 #include <asm/delay.h>
94 #include <asm/hw_irq.h>
96 #include <asm/iosapic.h>
97 #include <asm/machvec.h>
98 #include <asm/processor.h>
99 #include <asm/ptrace.h>
100 #include <asm/system.h>
102 #undef DEBUG_INTERRUPT_ROUTING
104 #ifdef DEBUG_INTERRUPT_ROUTING
105 #define DBG(fmt...) printk(fmt)
110 #define NR_PREALLOCATE_RTE_ENTRIES \
111 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
112 #define RTE_PREALLOCATED (1)
114 static DEFINE_SPINLOCK(iosapic_lock
);
117 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
123 static struct iosapic
{
124 char __iomem
*addr
; /* base address of IOSAPIC */
125 unsigned int gsi_base
; /* GSI base */
126 unsigned short num_rte
; /* # of RTEs on this IOSAPIC */
127 int rtes_inuse
; /* # of RTEs in use on this IOSAPIC */
129 unsigned short node
; /* numa node association via pxm */
131 spinlock_t lock
; /* lock for indirect reg access */
132 } iosapic_lists
[NR_IOSAPICS
];
134 struct iosapic_rte_info
{
135 struct list_head rte_list
; /* RTEs sharing the same vector */
136 char rte_index
; /* IOSAPIC RTE index */
137 int refcnt
; /* reference counter */
138 unsigned int flags
; /* flags */
139 struct iosapic
*iosapic
;
140 } ____cacheline_aligned
;
142 static struct iosapic_intr_info
{
143 struct list_head rtes
; /* RTEs using this vector (empty =>
144 * not an IOSAPIC interrupt) */
145 int count
; /* # of registered RTEs */
146 u32 low32
; /* current value of low word of
147 * Redirection table entry */
148 unsigned int dest
; /* destination CPU physical ID */
149 unsigned char dmode
: 3; /* delivery mode (see iosapic.h) */
150 unsigned char polarity
: 1; /* interrupt polarity
152 unsigned char trigger
: 1; /* trigger mode (see iosapic.h) */
153 } iosapic_intr_info
[NR_IRQS
];
155 static unsigned char pcat_compat __devinitdata
; /* 8259 compatibility flag */
157 static int iosapic_kmalloc_ok
;
158 static LIST_HEAD(free_rte_list
);
161 iosapic_write(struct iosapic
*iosapic
, unsigned int reg
, u32 val
)
165 spin_lock_irqsave(&iosapic
->lock
, flags
);
166 __iosapic_write(iosapic
->addr
, reg
, val
);
167 spin_unlock_irqrestore(&iosapic
->lock
, flags
);
171 * Find an IOSAPIC associated with a GSI
174 find_iosapic (unsigned int gsi
)
178 for (i
= 0; i
< NR_IOSAPICS
; i
++) {
179 if ((unsigned) (gsi
- iosapic_lists
[i
].gsi_base
) <
180 iosapic_lists
[i
].num_rte
)
187 static inline int __gsi_to_irq(unsigned int gsi
)
190 struct iosapic_intr_info
*info
;
191 struct iosapic_rte_info
*rte
;
193 for (irq
= 0; irq
< NR_IRQS
; irq
++) {
194 info
= &iosapic_intr_info
[irq
];
195 list_for_each_entry(rte
, &info
->rtes
, rte_list
)
196 if (rte
->iosapic
->gsi_base
+ rte
->rte_index
== gsi
)
203 gsi_to_irq (unsigned int gsi
)
208 spin_lock_irqsave(&iosapic_lock
, flags
);
209 irq
= __gsi_to_irq(gsi
);
210 spin_unlock_irqrestore(&iosapic_lock
, flags
);
214 static struct iosapic_rte_info
*find_rte(unsigned int irq
, unsigned int gsi
)
216 struct iosapic_rte_info
*rte
;
218 list_for_each_entry(rte
, &iosapic_intr_info
[irq
].rtes
, rte_list
)
219 if (rte
->iosapic
->gsi_base
+ rte
->rte_index
== gsi
)
225 set_rte (unsigned int gsi
, unsigned int irq
, unsigned int dest
, int mask
)
227 unsigned long pol
, trigger
, dmode
;
231 struct iosapic_rte_info
*rte
;
232 ia64_vector vector
= irq_to_vector(irq
);
234 DBG(KERN_DEBUG
"IOSAPIC: routing vector %d to 0x%x\n", vector
, dest
);
236 rte
= find_rte(irq
, gsi
);
238 return; /* not an IOSAPIC interrupt */
240 rte_index
= rte
->rte_index
;
241 pol
= iosapic_intr_info
[irq
].polarity
;
242 trigger
= iosapic_intr_info
[irq
].trigger
;
243 dmode
= iosapic_intr_info
[irq
].dmode
;
245 redir
= (dmode
== IOSAPIC_LOWEST_PRIORITY
) ? 1 : 0;
248 set_irq_affinity_info(irq
, (int)(dest
& 0xffff), redir
);
251 low32
= ((pol
<< IOSAPIC_POLARITY_SHIFT
) |
252 (trigger
<< IOSAPIC_TRIGGER_SHIFT
) |
253 (dmode
<< IOSAPIC_DELIVERY_SHIFT
) |
254 ((mask
? 1 : 0) << IOSAPIC_MASK_SHIFT
) |
257 /* dest contains both id and eid */
258 high32
= (dest
<< IOSAPIC_DEST_SHIFT
);
260 iosapic_write(rte
->iosapic
, IOSAPIC_RTE_HIGH(rte_index
), high32
);
261 iosapic_write(rte
->iosapic
, IOSAPIC_RTE_LOW(rte_index
), low32
);
262 iosapic_intr_info
[irq
].low32
= low32
;
263 iosapic_intr_info
[irq
].dest
= dest
;
267 nop (unsigned int irq
)
275 kexec_disable_iosapic(void)
277 struct iosapic_intr_info
*info
;
278 struct iosapic_rte_info
*rte
;
282 for (irq
= 0; irq
< NR_IRQS
; irq
++) {
283 info
= &iosapic_intr_info
[irq
];
284 vec
= irq_to_vector(irq
);
285 list_for_each_entry(rte
, &info
->rtes
,
287 iosapic_write(rte
->iosapic
,
288 IOSAPIC_RTE_LOW(rte
->rte_index
),
290 iosapic_eoi(rte
->iosapic
->addr
, vec
);
297 mask_irq (unsigned int irq
)
301 struct iosapic_rte_info
*rte
;
303 if (!iosapic_intr_info
[irq
].count
)
304 return; /* not an IOSAPIC interrupt! */
306 /* set only the mask bit */
307 low32
= iosapic_intr_info
[irq
].low32
|= IOSAPIC_MASK
;
308 list_for_each_entry(rte
, &iosapic_intr_info
[irq
].rtes
, rte_list
) {
309 rte_index
= rte
->rte_index
;
310 iosapic_write(rte
->iosapic
, IOSAPIC_RTE_LOW(rte_index
), low32
);
315 unmask_irq (unsigned int irq
)
319 struct iosapic_rte_info
*rte
;
321 if (!iosapic_intr_info
[irq
].count
)
322 return; /* not an IOSAPIC interrupt! */
324 low32
= iosapic_intr_info
[irq
].low32
&= ~IOSAPIC_MASK
;
325 list_for_each_entry(rte
, &iosapic_intr_info
[irq
].rtes
, rte_list
) {
326 rte_index
= rte
->rte_index
;
327 iosapic_write(rte
->iosapic
, IOSAPIC_RTE_LOW(rte_index
), low32
);
333 iosapic_set_affinity(unsigned int irq
, const struct cpumask
*mask
)
337 int cpu
, dest
, rte_index
;
338 int redir
= (irq
& IA64_IRQ_REDIRECTED
) ? 1 : 0;
339 struct iosapic_rte_info
*rte
;
340 struct iosapic
*iosapic
;
342 irq
&= (~IA64_IRQ_REDIRECTED
);
344 cpu
= cpumask_first_and(cpu_online_mask
, mask
);
345 if (cpu
>= nr_cpu_ids
)
348 if (irq_prepare_move(irq
, cpu
))
351 dest
= cpu_physical_id(cpu
);
353 if (!iosapic_intr_info
[irq
].count
)
354 return; /* not an IOSAPIC interrupt */
356 set_irq_affinity_info(irq
, dest
, redir
);
358 /* dest contains both id and eid */
359 high32
= dest
<< IOSAPIC_DEST_SHIFT
;
361 low32
= iosapic_intr_info
[irq
].low32
& ~(7 << IOSAPIC_DELIVERY_SHIFT
);
363 /* change delivery mode to lowest priority */
364 low32
|= (IOSAPIC_LOWEST_PRIORITY
<< IOSAPIC_DELIVERY_SHIFT
);
366 /* change delivery mode to fixed */
367 low32
|= (IOSAPIC_FIXED
<< IOSAPIC_DELIVERY_SHIFT
);
368 low32
&= IOSAPIC_VECTOR_MASK
;
369 low32
|= irq_to_vector(irq
);
371 iosapic_intr_info
[irq
].low32
= low32
;
372 iosapic_intr_info
[irq
].dest
= dest
;
373 list_for_each_entry(rte
, &iosapic_intr_info
[irq
].rtes
, rte_list
) {
374 iosapic
= rte
->iosapic
;
375 rte_index
= rte
->rte_index
;
376 iosapic_write(iosapic
, IOSAPIC_RTE_HIGH(rte_index
), high32
);
377 iosapic_write(iosapic
, IOSAPIC_RTE_LOW(rte_index
), low32
);
383 * Handlers for level-triggered interrupts.
387 iosapic_startup_level_irq (unsigned int irq
)
394 iosapic_end_level_irq (unsigned int irq
)
396 ia64_vector vec
= irq_to_vector(irq
);
397 struct iosapic_rte_info
*rte
;
398 int do_unmask_irq
= 0;
400 irq_complete_move(irq
);
401 if (unlikely(irq_desc
[irq
].status
& IRQ_MOVE_PENDING
)) {
406 list_for_each_entry(rte
, &iosapic_intr_info
[irq
].rtes
, rte_list
)
407 iosapic_eoi(rte
->iosapic
->addr
, vec
);
409 if (unlikely(do_unmask_irq
)) {
410 move_masked_irq(irq
);
415 #define iosapic_shutdown_level_irq mask_irq
416 #define iosapic_enable_level_irq unmask_irq
417 #define iosapic_disable_level_irq mask_irq
418 #define iosapic_ack_level_irq nop
420 static struct irq_chip irq_type_iosapic_level
= {
421 .name
= "IO-SAPIC-level",
422 .startup
= iosapic_startup_level_irq
,
423 .shutdown
= iosapic_shutdown_level_irq
,
424 .enable
= iosapic_enable_level_irq
,
425 .disable
= iosapic_disable_level_irq
,
426 .ack
= iosapic_ack_level_irq
,
427 .end
= iosapic_end_level_irq
,
429 .unmask
= unmask_irq
,
430 .set_affinity
= iosapic_set_affinity
434 * Handlers for edge-triggered interrupts.
438 iosapic_startup_edge_irq (unsigned int irq
)
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
450 iosapic_ack_edge_irq (unsigned int irq
)
452 irq_desc_t
*idesc
= irq_desc
+ irq
;
454 irq_complete_move(irq
);
455 move_native_irq(irq
);
457 * Once we have recorded IRQ_PENDING already, we can mask the
458 * interrupt for real. This prevents IRQ storms from unhandled
461 if ((idesc
->status
& (IRQ_PENDING
|IRQ_DISABLED
)) ==
462 (IRQ_PENDING
|IRQ_DISABLED
))
466 #define iosapic_enable_edge_irq unmask_irq
467 #define iosapic_disable_edge_irq nop
468 #define iosapic_end_edge_irq nop
470 static struct irq_chip irq_type_iosapic_edge
= {
471 .name
= "IO-SAPIC-edge",
472 .startup
= iosapic_startup_edge_irq
,
473 .shutdown
= iosapic_disable_edge_irq
,
474 .enable
= iosapic_enable_edge_irq
,
475 .disable
= iosapic_disable_edge_irq
,
476 .ack
= iosapic_ack_edge_irq
,
477 .end
= iosapic_end_edge_irq
,
479 .unmask
= unmask_irq
,
480 .set_affinity
= iosapic_set_affinity
484 iosapic_version (char __iomem
*addr
)
487 * IOSAPIC Version Register return 32 bit structure like:
489 * unsigned int version : 8;
490 * unsigned int reserved1 : 8;
491 * unsigned int max_redir : 8;
492 * unsigned int reserved2 : 8;
495 return __iosapic_read(addr
, IOSAPIC_VERSION
);
498 static int iosapic_find_sharable_irq(unsigned long trigger
, unsigned long pol
)
500 int i
, irq
= -ENOSPC
, min_count
= -1;
501 struct iosapic_intr_info
*info
;
504 * shared vectors for edge-triggered interrupts are not
507 if (trigger
== IOSAPIC_EDGE
)
510 for (i
= 0; i
< NR_IRQS
; i
++) {
511 info
= &iosapic_intr_info
[i
];
512 if (info
->trigger
== trigger
&& info
->polarity
== pol
&&
513 (info
->dmode
== IOSAPIC_FIXED
||
514 info
->dmode
== IOSAPIC_LOWEST_PRIORITY
) &&
515 can_request_irq(i
, IRQF_SHARED
)) {
516 if (min_count
== -1 || info
->count
< min_count
) {
518 min_count
= info
->count
;
526 * if the given vector is already owned by other,
527 * assign a new vector for the other and make the vector available
530 iosapic_reassign_vector (int irq
)
534 if (iosapic_intr_info
[irq
].count
) {
535 new_irq
= create_irq();
537 panic("%s: out of interrupt vectors!\n", __func__
);
538 printk(KERN_INFO
"Reassigning vector %d to %d\n",
539 irq_to_vector(irq
), irq_to_vector(new_irq
));
540 memcpy(&iosapic_intr_info
[new_irq
], &iosapic_intr_info
[irq
],
541 sizeof(struct iosapic_intr_info
));
542 INIT_LIST_HEAD(&iosapic_intr_info
[new_irq
].rtes
);
543 list_move(iosapic_intr_info
[irq
].rtes
.next
,
544 &iosapic_intr_info
[new_irq
].rtes
);
545 memset(&iosapic_intr_info
[irq
], 0,
546 sizeof(struct iosapic_intr_info
));
547 iosapic_intr_info
[irq
].low32
= IOSAPIC_MASK
;
548 INIT_LIST_HEAD(&iosapic_intr_info
[irq
].rtes
);
552 static struct iosapic_rte_info
* __init_refok
iosapic_alloc_rte (void)
555 struct iosapic_rte_info
*rte
;
556 int preallocated
= 0;
558 if (!iosapic_kmalloc_ok
&& list_empty(&free_rte_list
)) {
559 rte
= alloc_bootmem(sizeof(struct iosapic_rte_info
) *
560 NR_PREALLOCATE_RTE_ENTRIES
);
561 for (i
= 0; i
< NR_PREALLOCATE_RTE_ENTRIES
; i
++, rte
++)
562 list_add(&rte
->rte_list
, &free_rte_list
);
565 if (!list_empty(&free_rte_list
)) {
566 rte
= list_entry(free_rte_list
.next
, struct iosapic_rte_info
,
568 list_del(&rte
->rte_list
);
571 rte
= kmalloc(sizeof(struct iosapic_rte_info
), GFP_ATOMIC
);
576 memset(rte
, 0, sizeof(struct iosapic_rte_info
));
578 rte
->flags
|= RTE_PREALLOCATED
;
583 static inline int irq_is_shared (int irq
)
585 return (iosapic_intr_info
[irq
].count
> 1);
589 ia64_native_iosapic_get_irq_chip(unsigned long trigger
)
591 if (trigger
== IOSAPIC_EDGE
)
592 return &irq_type_iosapic_edge
;
594 return &irq_type_iosapic_level
;
598 register_intr (unsigned int gsi
, int irq
, unsigned char delivery
,
599 unsigned long polarity
, unsigned long trigger
)
602 struct hw_interrupt_type
*irq_type
;
604 struct iosapic_rte_info
*rte
;
606 index
= find_iosapic(gsi
);
608 printk(KERN_WARNING
"%s: No IOSAPIC for GSI %u\n",
613 rte
= find_rte(irq
, gsi
);
615 rte
= iosapic_alloc_rte();
617 printk(KERN_WARNING
"%s: cannot allocate memory\n",
622 rte
->iosapic
= &iosapic_lists
[index
];
623 rte
->rte_index
= gsi
- rte
->iosapic
->gsi_base
;
625 list_add_tail(&rte
->rte_list
, &iosapic_intr_info
[irq
].rtes
);
626 iosapic_intr_info
[irq
].count
++;
627 iosapic_lists
[index
].rtes_inuse
++;
629 else if (rte
->refcnt
== NO_REF_RTE
) {
630 struct iosapic_intr_info
*info
= &iosapic_intr_info
[irq
];
631 if (info
->count
> 0 &&
632 (info
->trigger
!= trigger
|| info
->polarity
!= polarity
)){
634 "%s: cannot override the interrupt\n",
639 iosapic_intr_info
[irq
].count
++;
640 iosapic_lists
[index
].rtes_inuse
++;
643 iosapic_intr_info
[irq
].polarity
= polarity
;
644 iosapic_intr_info
[irq
].dmode
= delivery
;
645 iosapic_intr_info
[irq
].trigger
= trigger
;
647 irq_type
= iosapic_get_irq_chip(trigger
);
649 idesc
= irq_desc
+ irq
;
650 if (irq_type
!= NULL
&& idesc
->chip
!= irq_type
) {
651 if (idesc
->chip
!= &no_irq_type
)
653 "%s: changing vector %d from %s to %s\n",
654 __func__
, irq_to_vector(irq
),
655 idesc
->chip
->name
, irq_type
->name
);
656 idesc
->chip
= irq_type
;
662 get_target_cpu (unsigned int gsi
, int irq
)
666 extern int cpe_vector
;
667 cpumask_t domain
= irq_to_domain(irq
);
670 * In case of vector shared by multiple RTEs, all RTEs that
671 * share the vector need to use the same destination CPU.
673 if (iosapic_intr_info
[irq
].count
)
674 return iosapic_intr_info
[irq
].dest
;
677 * If the platform supports redirection via XTP, let it
678 * distribute interrupts.
680 if (smp_int_redirect
& SMP_IRQ_REDIRECTION
)
681 return cpu_physical_id(smp_processor_id());
684 * Some interrupts (ACPI SCI, for instance) are registered
685 * before the BSP is marked as online.
687 if (!cpu_online(smp_processor_id()))
688 return cpu_physical_id(smp_processor_id());
691 if (cpe_vector
> 0 && irq_to_vector(irq
) == IA64_CPEP_VECTOR
)
692 return get_cpei_target_cpu();
697 int num_cpus
, cpu_index
, iosapic_index
, numa_cpu
, i
= 0;
698 const struct cpumask
*cpu_mask
;
700 iosapic_index
= find_iosapic(gsi
);
701 if (iosapic_index
< 0 ||
702 iosapic_lists
[iosapic_index
].node
== MAX_NUMNODES
)
703 goto skip_numa_setup
;
705 cpu_mask
= cpumask_of_node(iosapic_lists
[iosapic_index
].node
);
707 for_each_cpu_and(numa_cpu
, cpu_mask
, &domain
) {
708 if (cpu_online(numa_cpu
))
713 goto skip_numa_setup
;
715 /* Use irq assignment to distribute across cpus in node */
716 cpu_index
= irq
% num_cpus
;
718 for_each_cpu_and(numa_cpu
, cpu_mask
, &domain
)
719 if (cpu_online(numa_cpu
) && i
++ >= cpu_index
)
722 if (numa_cpu
< nr_cpu_ids
)
723 return cpu_physical_id(numa_cpu
);
728 * Otherwise, round-robin interrupt vectors across all the
729 * processors. (It'd be nice if we could be smarter in the
733 if (++cpu
>= nr_cpu_ids
)
735 } while (!cpu_online(cpu
) || !cpu_isset(cpu
, domain
));
737 return cpu_physical_id(cpu
);
738 #else /* CONFIG_SMP */
739 return cpu_physical_id(smp_processor_id());
743 static inline unsigned char choose_dmode(void)
746 if (smp_int_redirect
& SMP_IRQ_REDIRECTION
)
747 return IOSAPIC_LOWEST_PRIORITY
;
749 return IOSAPIC_FIXED
;
753 * ACPI can describe IOSAPIC interrupts via static tables and namespace
754 * methods. This provides an interface to register those interrupts and
755 * program the IOSAPIC RTE.
758 iosapic_register_intr (unsigned int gsi
,
759 unsigned long polarity
, unsigned long trigger
)
761 int irq
, mask
= 1, err
;
764 struct iosapic_rte_info
*rte
;
769 * If this GSI has already been registered (i.e., it's a
770 * shared interrupt, or we lost a race to register it),
771 * don't touch the RTE.
773 spin_lock_irqsave(&iosapic_lock
, flags
);
774 irq
= __gsi_to_irq(gsi
);
776 rte
= find_rte(irq
, gsi
);
777 if(iosapic_intr_info
[irq
].count
== 0) {
778 assign_irq_vector(irq
);
779 dynamic_irq_init(irq
);
780 } else if (rte
->refcnt
!= NO_REF_RTE
) {
782 goto unlock_iosapic_lock
;
787 /* If vector is running out, we try to find a sharable vector */
789 irq
= iosapic_find_sharable_irq(trigger
, polarity
);
791 goto unlock_iosapic_lock
;
794 spin_lock(&irq_desc
[irq
].lock
);
795 dest
= get_target_cpu(gsi
, irq
);
796 dmode
= choose_dmode();
797 err
= register_intr(gsi
, irq
, dmode
, polarity
, trigger
);
799 spin_unlock(&irq_desc
[irq
].lock
);
801 goto unlock_iosapic_lock
;
805 * If the vector is shared and already unmasked for other
806 * interrupt sources, don't mask it.
808 low32
= iosapic_intr_info
[irq
].low32
;
809 if (irq_is_shared(irq
) && !(low32
& IOSAPIC_MASK
))
811 set_rte(gsi
, irq
, dest
, mask
);
813 printk(KERN_INFO
"GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
814 gsi
, (trigger
== IOSAPIC_EDGE
? "edge" : "level"),
815 (polarity
== IOSAPIC_POL_HIGH
? "high" : "low"),
816 cpu_logical_id(dest
), dest
, irq_to_vector(irq
));
818 spin_unlock(&irq_desc
[irq
].lock
);
820 spin_unlock_irqrestore(&iosapic_lock
, flags
);
825 iosapic_unregister_intr (unsigned int gsi
)
831 unsigned long trigger
, polarity
;
833 struct iosapic_rte_info
*rte
;
836 * If the irq associated with the gsi is not found,
837 * iosapic_unregister_intr() is unbalanced. We need to check
838 * this again after getting locks.
840 irq
= gsi_to_irq(gsi
);
842 printk(KERN_ERR
"iosapic_unregister_intr(%u) unbalanced\n",
848 spin_lock_irqsave(&iosapic_lock
, flags
);
849 if ((rte
= find_rte(irq
, gsi
)) == NULL
) {
850 printk(KERN_ERR
"iosapic_unregister_intr(%u) unbalanced\n",
856 if (--rte
->refcnt
> 0)
859 idesc
= irq_desc
+ irq
;
860 rte
->refcnt
= NO_REF_RTE
;
862 /* Mask the interrupt */
863 low32
= iosapic_intr_info
[irq
].low32
| IOSAPIC_MASK
;
864 iosapic_write(rte
->iosapic
, IOSAPIC_RTE_LOW(rte
->rte_index
), low32
);
866 iosapic_intr_info
[irq
].count
--;
867 index
= find_iosapic(gsi
);
868 iosapic_lists
[index
].rtes_inuse
--;
869 WARN_ON(iosapic_lists
[index
].rtes_inuse
< 0);
871 trigger
= iosapic_intr_info
[irq
].trigger
;
872 polarity
= iosapic_intr_info
[irq
].polarity
;
873 dest
= iosapic_intr_info
[irq
].dest
;
875 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
876 gsi
, (trigger
== IOSAPIC_EDGE
? "edge" : "level"),
877 (polarity
== IOSAPIC_POL_HIGH
? "high" : "low"),
878 cpu_logical_id(dest
), dest
, irq_to_vector(irq
));
880 if (iosapic_intr_info
[irq
].count
== 0) {
883 cpumask_setall(idesc
->affinity
);
885 /* Clear the interrupt information */
886 iosapic_intr_info
[irq
].dest
= 0;
887 iosapic_intr_info
[irq
].dmode
= 0;
888 iosapic_intr_info
[irq
].polarity
= 0;
889 iosapic_intr_info
[irq
].trigger
= 0;
890 iosapic_intr_info
[irq
].low32
|= IOSAPIC_MASK
;
892 /* Destroy and reserve IRQ */
893 destroy_and_reserve_irq(irq
);
896 spin_unlock_irqrestore(&iosapic_lock
, flags
);
900 * ACPI calls this when it finds an entry for a platform interrupt.
903 iosapic_register_platform_intr (u32 int_type
, unsigned int gsi
,
904 int iosapic_vector
, u16 eid
, u16 id
,
905 unsigned long polarity
, unsigned long trigger
)
907 static const char * const name
[] = {"unknown", "PMI", "INIT", "CPEI"};
908 unsigned char delivery
;
909 int irq
, vector
, mask
= 0;
910 unsigned int dest
= ((id
<< 8) | eid
) & 0xffff;
913 case ACPI_INTERRUPT_PMI
:
914 irq
= vector
= iosapic_vector
;
915 bind_irq_vector(irq
, vector
, CPU_MASK_ALL
);
917 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
918 * we need to make sure the vector is available
920 iosapic_reassign_vector(irq
);
921 delivery
= IOSAPIC_PMI
;
923 case ACPI_INTERRUPT_INIT
:
926 panic("%s: out of interrupt vectors!\n", __func__
);
927 vector
= irq_to_vector(irq
);
928 delivery
= IOSAPIC_INIT
;
930 case ACPI_INTERRUPT_CPEI
:
931 irq
= vector
= IA64_CPE_VECTOR
;
932 BUG_ON(bind_irq_vector(irq
, vector
, CPU_MASK_ALL
));
933 delivery
= IOSAPIC_FIXED
;
937 printk(KERN_ERR
"%s: invalid int type 0x%x\n", __func__
,
942 register_intr(gsi
, irq
, delivery
, polarity
, trigger
);
945 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
947 int_type
< ARRAY_SIZE(name
) ? name
[int_type
] : "unknown",
948 int_type
, gsi
, (trigger
== IOSAPIC_EDGE
? "edge" : "level"),
949 (polarity
== IOSAPIC_POL_HIGH
? "high" : "low"),
950 cpu_logical_id(dest
), dest
, vector
);
952 set_rte(gsi
, irq
, dest
, mask
);
957 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
960 iosapic_override_isa_irq (unsigned int isa_irq
, unsigned int gsi
,
961 unsigned long polarity
,
962 unsigned long trigger
)
965 unsigned int dest
= cpu_physical_id(smp_processor_id());
968 irq
= vector
= isa_irq_to_vector(isa_irq
);
969 BUG_ON(bind_irq_vector(irq
, vector
, CPU_MASK_ALL
));
970 dmode
= choose_dmode();
971 register_intr(gsi
, irq
, dmode
, polarity
, trigger
);
973 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
974 isa_irq
, gsi
, trigger
== IOSAPIC_EDGE
? "edge" : "level",
975 polarity
== IOSAPIC_POL_HIGH
? "high" : "low",
976 cpu_logical_id(dest
), dest
, vector
);
978 set_rte(gsi
, irq
, dest
, 1);
982 ia64_native_iosapic_pcat_compat_init(void)
986 * Disable the compatibility mode interrupts (8259 style),
987 * needs IN/OUT support enabled.
990 "%s: Disabling PC-AT compatible 8259 interrupts\n",
998 iosapic_system_init (int system_pcat_compat
)
1002 for (irq
= 0; irq
< NR_IRQS
; ++irq
) {
1003 iosapic_intr_info
[irq
].low32
= IOSAPIC_MASK
;
1004 /* mark as unused */
1005 INIT_LIST_HEAD(&iosapic_intr_info
[irq
].rtes
);
1007 iosapic_intr_info
[irq
].count
= 0;
1010 pcat_compat
= system_pcat_compat
;
1012 iosapic_pcat_compat_init();
1016 iosapic_alloc (void)
1020 for (index
= 0; index
< NR_IOSAPICS
; index
++)
1021 if (!iosapic_lists
[index
].addr
)
1024 printk(KERN_WARNING
"%s: failed to allocate iosapic\n", __func__
);
1029 iosapic_free (int index
)
1031 memset(&iosapic_lists
[index
], 0, sizeof(iosapic_lists
[0]));
1035 iosapic_check_gsi_range (unsigned int gsi_base
, unsigned int ver
)
1038 unsigned int gsi_end
, base
, end
;
1040 /* check gsi range */
1041 gsi_end
= gsi_base
+ ((ver
>> 16) & 0xff);
1042 for (index
= 0; index
< NR_IOSAPICS
; index
++) {
1043 if (!iosapic_lists
[index
].addr
)
1046 base
= iosapic_lists
[index
].gsi_base
;
1047 end
= base
+ iosapic_lists
[index
].num_rte
- 1;
1049 if (gsi_end
< base
|| end
< gsi_base
)
1058 iosapic_init (unsigned long phys_addr
, unsigned int gsi_base
)
1060 int num_rte
, err
, index
;
1061 unsigned int isa_irq
, ver
;
1063 unsigned long flags
;
1065 spin_lock_irqsave(&iosapic_lock
, flags
);
1066 index
= find_iosapic(gsi_base
);
1068 spin_unlock_irqrestore(&iosapic_lock
, flags
);
1072 addr
= ioremap(phys_addr
, 0);
1073 ver
= iosapic_version(addr
);
1074 if ((err
= iosapic_check_gsi_range(gsi_base
, ver
))) {
1076 spin_unlock_irqrestore(&iosapic_lock
, flags
);
1081 * The MAX_REDIR register holds the highest input pin number
1082 * (starting from 0). We add 1 so that we can use it for
1083 * number of pins (= RTEs)
1085 num_rte
= ((ver
>> 16) & 0xff) + 1;
1087 index
= iosapic_alloc();
1088 iosapic_lists
[index
].addr
= addr
;
1089 iosapic_lists
[index
].gsi_base
= gsi_base
;
1090 iosapic_lists
[index
].num_rte
= num_rte
;
1092 iosapic_lists
[index
].node
= MAX_NUMNODES
;
1094 spin_lock_init(&iosapic_lists
[index
].lock
);
1095 spin_unlock_irqrestore(&iosapic_lock
, flags
);
1097 if ((gsi_base
== 0) && pcat_compat
) {
1099 * Map the legacy ISA devices into the IOSAPIC data. Some of
1100 * these may get reprogrammed later on with data from the ACPI
1101 * Interrupt Source Override table.
1103 for (isa_irq
= 0; isa_irq
< 16; ++isa_irq
)
1104 iosapic_override_isa_irq(isa_irq
, isa_irq
,
1111 #ifdef CONFIG_HOTPLUG
1113 iosapic_remove (unsigned int gsi_base
)
1116 unsigned long flags
;
1118 spin_lock_irqsave(&iosapic_lock
, flags
);
1119 index
= find_iosapic(gsi_base
);
1121 printk(KERN_WARNING
"%s: No IOSAPIC for GSI base %u\n",
1122 __func__
, gsi_base
);
1126 if (iosapic_lists
[index
].rtes_inuse
) {
1128 printk(KERN_WARNING
"%s: IOSAPIC for GSI base %u is busy\n",
1129 __func__
, gsi_base
);
1133 iounmap(iosapic_lists
[index
].addr
);
1134 iosapic_free(index
);
1136 spin_unlock_irqrestore(&iosapic_lock
, flags
);
1139 #endif /* CONFIG_HOTPLUG */
1143 map_iosapic_to_node(unsigned int gsi_base
, int node
)
1147 index
= find_iosapic(gsi_base
);
1149 printk(KERN_WARNING
"%s: No IOSAPIC for GSI %u\n",
1150 __func__
, gsi_base
);
1153 iosapic_lists
[index
].node
= node
;
1158 static int __init
iosapic_enable_kmalloc (void)
1160 iosapic_kmalloc_ok
= 1;
1163 core_initcall (iosapic_enable_kmalloc
);