2 * Copyright (C) 2003, 2004, 2007 Maciej W. Rozycki
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
9 #include <linux/init.h>
10 #include <linux/kernel.h>
11 #include <linux/ptrace.h>
12 #include <linux/stddef.h>
15 #include <asm/compiler.h>
18 #include <asm/mipsregs.h>
19 #include <asm/system.h>
21 static char bug64hit
[] __initdata
=
22 "reliable operation impossible!\n%s";
23 static char nowar
[] __initdata
=
24 "Please report to <linux-mips@linux-mips.org>.";
25 static char r4kwar
[] __initdata
=
26 "Enable CPU_R4000_WORKAROUNDS to rectify.";
27 static char daddiwar
[] __initdata
=
28 "Enable CPU_DADDI_WORKAROUNDS to rectify.";
30 static inline void align_mod(const int align
, const int mod
)
41 : GCC_IMM_ASM() (align
), GCC_IMM_ASM() (mod
));
44 static inline void mult_sh_align_mod(long *v1
, long *v2
, long *w
,
45 const int align
, const int mod
)
49 long p
, s
, lv1
, lv2
, lw
;
52 * We want the multiply and the shift to be isolated from the
53 * rest of the code to disable gcc optimizations. Hence the
54 * asm statements that execute nothing, but make gcc not know
55 * what the values of m1, m2 and s are and what lv2 and p are
59 local_irq_save(flags
);
61 * The following code leads to a wrong result of the first
62 * dsll32 when executed on R4000 rev. 2.2 or 3.0 (PRId
63 * 00000422 or 00000430, respectively).
65 * See "MIPS R4000PC/SC Errata, Processor Revision 2.2 and
66 * 3.0" by MIPS Technologies, Inc., errata #16 and #28 for
67 * details. I got no permission to duplicate them here,
72 : "=r" (m1
), "=r" (m2
), "=r" (s
)
73 : "0" (5), "1" (8), "2" (5));
74 align_mod(align
, mod
);
76 * The trailing nop is needed to fullfill the two-instruction
77 * requirement between reading hi/lo and staring a mult/div.
78 * Leaving it out may cause gas insert a nop itself breaking
79 * the desired alignment of the next chunk.
87 "dsll32 %0, %4, %5\n\t"
89 "dsll32 %1, %4, %5\n\t"
92 : "=&r" (lv1
), "=r" (lw
)
93 : "r" (m1
), "r" (m2
), "r" (s
), "I" (0)
94 : "hi", "lo", GCC_REG_ACCUM
);
95 /* We have to use single integers for m1 and m2 and a double
96 * one for p to be sure the mulsidi3 gcc's RTL multiplication
97 * instruction has the workaround applied. Older versions of
98 * gcc have correct umulsi3 and mulsi3, but other
99 * multiplication variants lack the workaround.
103 : "=r" (m1
), "=r" (m2
), "=r" (s
)
104 : "0" (m1
), "1" (m2
), "2" (s
));
105 align_mod(align
, mod
);
111 : "0" (lv2
), "r" (p
));
112 local_irq_restore(flags
);
119 static inline void check_mult_sh(void)
121 long v1
[8], v2
[8], w
[8];
124 printk("Checking for the multiply/shift bug... ");
127 * Testing discovered false negatives for certain code offsets
128 * into cache lines. Hence we test all possible offsets for
129 * the worst assumption of an R4000 I-cache line width of 32
132 * We can't use a loop as alignment directives need to be
135 mult_sh_align_mod(&v1
[0], &v2
[0], &w
[0], 32, 0);
136 mult_sh_align_mod(&v1
[1], &v2
[1], &w
[1], 32, 1);
137 mult_sh_align_mod(&v1
[2], &v2
[2], &w
[2], 32, 2);
138 mult_sh_align_mod(&v1
[3], &v2
[3], &w
[3], 32, 3);
139 mult_sh_align_mod(&v1
[4], &v2
[4], &w
[4], 32, 4);
140 mult_sh_align_mod(&v1
[5], &v2
[5], &w
[5], 32, 5);
141 mult_sh_align_mod(&v1
[6], &v2
[6], &w
[6], 32, 6);
142 mult_sh_align_mod(&v1
[7], &v2
[7], &w
[7], 32, 7);
145 for (i
= 0; i
< 8; i
++)
154 printk("yes, workaround... ");
157 for (i
= 0; i
< 8; i
++)
167 panic(bug64hit
, !R4000_WAR
? r4kwar
: nowar
);
170 static volatile int daddi_ov __cpuinitdata
;
172 asmlinkage
void __init
do_daddi_ov(struct pt_regs
*regs
)
178 static inline void check_daddi(void)
180 extern asmlinkage
void handle_daddi_ov(void);
185 printk("Checking for the daddi bug... ");
187 local_irq_save(flags
);
188 handler
= set_except_vector(12, handle_daddi_ov
);
190 * The following code fails to trigger an overflow exception
191 * when executed on R4000 rev. 2.2 or 3.0 (PRId 00000422 or
192 * 00000430, respectively).
194 * See "MIPS R4000PC/SC Errata, Processor Revision 2.2 and
195 * 3.0" by MIPS Technologies, Inc., erratum #23 for details.
196 * I got no permission to duplicate it here, sigh... --macro
203 "addiu %1, $0, %2\n\t"
205 #ifdef HAVE_AS_SET_DADDI
208 "daddi %0, %1, %3\n\t"
210 : "=r" (v
), "=&r" (tmp
)
211 : "I" (0xffffffffffffdb9aUL
), "I" (0x1234));
212 set_except_vector(12, handler
);
213 local_irq_restore(flags
);
220 printk("yes, workaround... ");
222 local_irq_save(flags
);
223 handler
= set_except_vector(12, handle_daddi_ov
);
225 "addiu %1, $0, %2\n\t"
228 : "=r" (v
), "=&r" (tmp
)
229 : "I" (0xffffffffffffdb9aUL
), "I" (0x1234));
230 set_except_vector(12, handler
);
231 local_irq_restore(flags
);
239 panic(bug64hit
, !DADDI_WAR
? daddiwar
: nowar
);
242 int daddiu_bug __cpuinitdata
= -1;
244 static inline void check_daddiu(void)
248 printk("Checking for the daddiu bug... ");
251 * The following code leads to a wrong result of daddiu when
252 * executed on R4400 rev. 1.0 (PRId 00000440).
254 * See "MIPS R4400PC/SC Errata, Processor Revision 1.0" by
255 * MIPS Technologies, Inc., erratum #7 for details.
257 * According to "MIPS R4000PC/SC Errata, Processor Revision
258 * 2.2 and 3.0" by MIPS Technologies, Inc., erratum #41 this
259 * problem affects R4000 rev. 2.2 and 3.0 (PRId 00000422 and
260 * 00000430, respectively), too. Testing failed to trigger it
263 * I got no permission to duplicate the errata here, sigh...
271 "addiu %2, $0, %3\n\t"
273 #ifdef HAVE_AS_SET_DADDI
276 "daddiu %0, %2, %4\n\t"
277 "addiu %1, $0, %4\n\t"
280 : "=&r" (v
), "=&r" (w
), "=&r" (tmp
)
281 : "I" (0xffffffffffffdb9aUL
), "I" (0x1234));
290 printk("yes, workaround... ");
293 "addiu %2, $0, %3\n\t"
295 "daddiu %0, %2, %4\n\t"
296 "addiu %1, $0, %4\n\t"
298 : "=&r" (v
), "=&r" (w
), "=&r" (tmp
)
299 : "I" (0xffffffffffffdb9aUL
), "I" (0x1234));
307 panic(bug64hit
, !DADDI_WAR
? daddiwar
: nowar
);
310 void __init
check_bugs64_early(void)
316 void __init
check_bugs64(void)