2 * linux/arch/arm/mach-pxa/lpd270.c
4 * Support for the LogicPD PXA270 Card Engine.
5 * Derived from the mainstone code, which carries these notices:
7 * Author: Nicolas Pitre
8 * Created: Nov 05, 2002
9 * Copyright: MontaVista Software Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
15 #include <linux/gpio.h>
16 #include <linux/init.h>
17 #include <linux/platform_device.h>
18 #include <linux/syscore_ops.h>
19 #include <linux/interrupt.h>
20 #include <linux/sched.h>
21 #include <linux/bitops.h>
23 #include <linux/ioport.h>
24 #include <linux/mtd/mtd.h>
25 #include <linux/mtd/partitions.h>
26 #include <linux/pwm_backlight.h>
28 #include <asm/types.h>
29 #include <asm/setup.h>
30 #include <asm/memory.h>
31 #include <asm/mach-types.h>
32 #include <mach/hardware.h>
34 #include <asm/sizes.h>
36 #include <asm/mach/arch.h>
37 #include <asm/mach/map.h>
38 #include <asm/mach/irq.h>
39 #include <asm/mach/flash.h>
41 #include <mach/pxa27x.h>
42 #include <mach/lpd270.h>
43 #include <mach/audio.h>
44 #include <mach/pxafb.h>
46 #include <mach/irda.h>
47 #include <mach/ohci.h>
48 #include <mach/smemc.h>
53 static unsigned long lpd270_pin_config
[] __initdata
= {
55 GPIO15_nCS_1
, /* Mainboard Flash */
56 GPIO78_nCS_2
, /* CPLD + Ethernet */
58 /* LCD - 16bpp Active TFT */
79 GPIO16_PWM0_OUT
, /* Backlight */
87 GPIO29_AC97_SDATA_IN_0
,
88 GPIO30_AC97_SDATA_OUT
,
92 GPIO1_GPIO
| WAKEUP_ON_EDGE_BOTH
,
95 static unsigned int lpd270_irq_enabled
;
97 static void lpd270_mask_irq(struct irq_data
*d
)
99 int lpd270_irq
= d
->irq
- LPD270_IRQ(0);
101 __raw_writew(~(1 << lpd270_irq
), LPD270_INT_STATUS
);
103 lpd270_irq_enabled
&= ~(1 << lpd270_irq
);
104 __raw_writew(lpd270_irq_enabled
, LPD270_INT_MASK
);
107 static void lpd270_unmask_irq(struct irq_data
*d
)
109 int lpd270_irq
= d
->irq
- LPD270_IRQ(0);
111 lpd270_irq_enabled
|= 1 << lpd270_irq
;
112 __raw_writew(lpd270_irq_enabled
, LPD270_INT_MASK
);
115 static struct irq_chip lpd270_irq_chip
= {
117 .irq_ack
= lpd270_mask_irq
,
118 .irq_mask
= lpd270_mask_irq
,
119 .irq_unmask
= lpd270_unmask_irq
,
122 static void lpd270_irq_handler(unsigned int irq
, struct irq_desc
*desc
)
124 unsigned long pending
;
126 pending
= __raw_readw(LPD270_INT_STATUS
) & lpd270_irq_enabled
;
128 /* clear useless edge notification */
129 desc
->irq_data
.chip
->irq_ack(&desc
->irq_data
);
130 if (likely(pending
)) {
131 irq
= LPD270_IRQ(0) + __ffs(pending
);
132 generic_handle_irq(irq
);
134 pending
= __raw_readw(LPD270_INT_STATUS
) &
140 static void __init
lpd270_init_irq(void)
146 __raw_writew(0, LPD270_INT_MASK
);
147 __raw_writew(0, LPD270_INT_STATUS
);
149 /* setup extra LogicPD PXA270 irqs */
150 for (irq
= LPD270_IRQ(2); irq
<= LPD270_IRQ(4); irq
++) {
151 irq_set_chip_and_handler(irq
, &lpd270_irq_chip
,
153 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
155 irq_set_chained_handler(IRQ_GPIO(0), lpd270_irq_handler
);
156 irq_set_irq_type(IRQ_GPIO(0), IRQ_TYPE_EDGE_FALLING
);
161 static void lpd270_irq_resume(void)
163 __raw_writew(lpd270_irq_enabled
, LPD270_INT_MASK
);
166 static struct syscore_ops lpd270_irq_syscore_ops
= {
167 .resume
= lpd270_irq_resume
,
170 static int __init
lpd270_irq_device_init(void)
172 if (machine_is_logicpd_pxa270()) {
173 register_syscore_ops(&lpd270_irq_syscore_ops
);
179 device_initcall(lpd270_irq_device_init
);
183 static struct resource smc91x_resources
[] = {
185 .start
= LPD270_ETH_PHYS
,
186 .end
= (LPD270_ETH_PHYS
+ 0xfffff),
187 .flags
= IORESOURCE_MEM
,
190 .start
= LPD270_ETHERNET_IRQ
,
191 .end
= LPD270_ETHERNET_IRQ
,
192 .flags
= IORESOURCE_IRQ
,
196 static struct platform_device smc91x_device
= {
199 .num_resources
= ARRAY_SIZE(smc91x_resources
),
200 .resource
= smc91x_resources
,
203 static struct resource lpd270_flash_resources
[] = {
205 .start
= PXA_CS0_PHYS
,
206 .end
= PXA_CS0_PHYS
+ SZ_64M
- 1,
207 .flags
= IORESOURCE_MEM
,
210 .start
= PXA_CS1_PHYS
,
211 .end
= PXA_CS1_PHYS
+ SZ_64M
- 1,
212 .flags
= IORESOURCE_MEM
,
216 static struct mtd_partition lpd270_flash0_partitions
[] = {
218 .name
= "Bootloader",
221 .mask_flags
= MTD_WRITEABLE
/* force read-only */
225 .offset
= 0x00040000,
227 .name
= "Filesystem",
228 .size
= MTDPART_SIZ_FULL
,
233 static struct flash_platform_data lpd270_flash_data
[2] = {
235 .name
= "processor-flash",
236 .map_name
= "cfi_probe",
237 .parts
= lpd270_flash0_partitions
,
238 .nr_parts
= ARRAY_SIZE(lpd270_flash0_partitions
),
240 .name
= "mainboard-flash",
241 .map_name
= "cfi_probe",
247 static struct platform_device lpd270_flash_device
[2] = {
249 .name
= "pxa2xx-flash",
252 .platform_data
= &lpd270_flash_data
[0],
254 .resource
= &lpd270_flash_resources
[0],
257 .name
= "pxa2xx-flash",
260 .platform_data
= &lpd270_flash_data
[1],
262 .resource
= &lpd270_flash_resources
[1],
267 static struct platform_pwm_backlight_data lpd270_backlight_data
= {
271 .pwm_period_ns
= 78770,
274 static struct platform_device lpd270_backlight_device
= {
275 .name
= "pwm-backlight",
277 .parent
= &pxa27x_device_pwm0
.dev
,
278 .platform_data
= &lpd270_backlight_data
,
282 /* 5.7" TFT QVGA (LoLo display number 1) */
283 static struct pxafb_mode_info sharp_lq057q3dc02_mode
= {
290 .right_margin
= 0x0a,
292 .upper_margin
= 0x08,
293 .lower_margin
= 0x14,
294 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
297 static struct pxafb_mach_info sharp_lq057q3dc02
= {
298 .modes
= &sharp_lq057q3dc02_mode
,
300 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
301 LCD_ALTERNATE_MAPPING
,
304 /* 12.1" TFT SVGA (LoLo display number 2) */
305 static struct pxafb_mode_info sharp_lq121s1dg31_mode
= {
312 .right_margin
= 0x05,
314 .upper_margin
= 0x14,
315 .lower_margin
= 0x0a,
316 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
319 static struct pxafb_mach_info sharp_lq121s1dg31
= {
320 .modes
= &sharp_lq121s1dg31_mode
,
322 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
323 LCD_ALTERNATE_MAPPING
,
326 /* 3.6" TFT QVGA (LoLo display number 3) */
327 static struct pxafb_mode_info sharp_lq036q1da01_mode
= {
334 .right_margin
= 0x0a,
336 .upper_margin
= 0x03,
337 .lower_margin
= 0x03,
338 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
341 static struct pxafb_mach_info sharp_lq036q1da01
= {
342 .modes
= &sharp_lq036q1da01_mode
,
344 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
345 LCD_ALTERNATE_MAPPING
,
348 /* 6.4" TFT VGA (LoLo display number 5) */
349 static struct pxafb_mode_info sharp_lq64d343_mode
= {
356 .right_margin
= 0x19,
358 .upper_margin
= 0x22,
359 .lower_margin
= 0x00,
360 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
363 static struct pxafb_mach_info sharp_lq64d343
= {
364 .modes
= &sharp_lq64d343_mode
,
366 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
367 LCD_ALTERNATE_MAPPING
,
370 /* 10.4" TFT VGA (LoLo display number 7) */
371 static struct pxafb_mode_info sharp_lq10d368_mode
= {
378 .right_margin
= 0x19,
380 .upper_margin
= 0x22,
381 .lower_margin
= 0x00,
382 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
385 static struct pxafb_mach_info sharp_lq10d368
= {
386 .modes
= &sharp_lq10d368_mode
,
388 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
389 LCD_ALTERNATE_MAPPING
,
392 /* 3.5" TFT QVGA (LoLo display number 8) */
393 static struct pxafb_mode_info sharp_lq035q7db02_20_mode
= {
400 .right_margin
= 0x0a,
402 .upper_margin
= 0x05,
403 .lower_margin
= 0x14,
404 .sync
= FB_SYNC_HOR_HIGH_ACT
| FB_SYNC_VERT_HIGH_ACT
,
407 static struct pxafb_mach_info sharp_lq035q7db02_20
= {
408 .modes
= &sharp_lq035q7db02_20_mode
,
410 .lcd_conn
= LCD_COLOR_TFT_16BPP
| LCD_PCLK_EDGE_FALL
|
411 LCD_ALTERNATE_MAPPING
,
414 static struct pxafb_mach_info
*lpd270_lcd_to_use
;
416 static int __init
lpd270_set_lcd(char *str
)
418 if (!strnicmp(str
, "lq057q3dc02", 11)) {
419 lpd270_lcd_to_use
= &sharp_lq057q3dc02
;
420 } else if (!strnicmp(str
, "lq121s1dg31", 11)) {
421 lpd270_lcd_to_use
= &sharp_lq121s1dg31
;
422 } else if (!strnicmp(str
, "lq036q1da01", 11)) {
423 lpd270_lcd_to_use
= &sharp_lq036q1da01
;
424 } else if (!strnicmp(str
, "lq64d343", 8)) {
425 lpd270_lcd_to_use
= &sharp_lq64d343
;
426 } else if (!strnicmp(str
, "lq10d368", 8)) {
427 lpd270_lcd_to_use
= &sharp_lq10d368
;
428 } else if (!strnicmp(str
, "lq035q7db02-20", 14)) {
429 lpd270_lcd_to_use
= &sharp_lq035q7db02_20
;
431 printk(KERN_INFO
"lpd270: unknown lcd panel [%s]\n", str
);
437 __setup("lcd=", lpd270_set_lcd
);
439 static struct platform_device
*platform_devices
[] __initdata
= {
441 &lpd270_backlight_device
,
442 &lpd270_flash_device
[0],
443 &lpd270_flash_device
[1],
446 static struct pxaohci_platform_data lpd270_ohci_platform_data
= {
447 .port_mode
= PMM_PERPORT_MODE
,
448 .flags
= ENABLE_PORT_ALL
| POWER_CONTROL_LOW
| POWER_SENSE_LOW
,
451 static void __init
lpd270_init(void)
453 pxa2xx_mfp_config(ARRAY_AND_SIZE(lpd270_pin_config
));
455 pxa_set_ffuart_info(NULL
);
456 pxa_set_btuart_info(NULL
);
457 pxa_set_stuart_info(NULL
);
459 lpd270_flash_data
[0].width
= (__raw_readl(BOOT_DEF
) & 1) ? 2 : 4;
460 lpd270_flash_data
[1].width
= 4;
463 * System bus arbiter setting:
465 * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
467 ARB_CNTRL
= ARB_CORE_PARK
| 0x234;
469 platform_add_devices(platform_devices
, ARRAY_SIZE(platform_devices
));
471 pxa_set_ac97_info(NULL
);
473 if (lpd270_lcd_to_use
!= NULL
)
474 pxa_set_fb_info(NULL
, lpd270_lcd_to_use
);
476 pxa_set_ohci_info(&lpd270_ohci_platform_data
);
480 static struct map_desc lpd270_io_desc
[] __initdata
= {
482 .virtual = (unsigned long)LPD270_CPLD_VIRT
,
483 .pfn
= __phys_to_pfn(LPD270_CPLD_PHYS
),
484 .length
= LPD270_CPLD_SIZE
,
489 static void __init
lpd270_map_io(void)
492 iotable_init(lpd270_io_desc
, ARRAY_SIZE(lpd270_io_desc
));
494 /* for use I SRAM as framebuffer. */
499 MACHINE_START(LOGICPD_PXA270
, "LogicPD PXA270 Card Engine")
500 /* Maintainer: Peter Barada */
501 .atag_offset
= 0x100,
502 .map_io
= lpd270_map_io
,
503 .nr_irqs
= LPD270_NR_IRQS
,
504 .init_irq
= lpd270_init_irq
,
505 .handle_irq
= pxa27x_handle_irq
,
507 .init_machine
= lpd270_init
,