MIPS: Yosemite, Emma: Fix off-by-two in arcs_cmdline buffer size check
[linux-2.6/linux-mips.git] / arch / arm / plat-spear / time.c
blob0c77e42986758554bc25931cc6ed88287353a9b9
1 /*
2 * arch/arm/plat-spear/time.c
4 * Copyright (C) 2010 ST Microelectronics
5 * Shiraz Hashim<shiraz.hashim@st.com>
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
12 #include <linux/clk.h>
13 #include <linux/clockchips.h>
14 #include <linux/clocksource.h>
15 #include <linux/err.h>
16 #include <linux/init.h>
17 #include <linux/interrupt.h>
18 #include <linux/io.h>
19 #include <linux/kernel.h>
20 #include <linux/time.h>
21 #include <linux/irq.h>
22 #include <asm/mach/time.h>
23 #include <mach/generic.h>
24 #include <mach/hardware.h>
25 #include <mach/irqs.h>
28 * We would use TIMER0 and TIMER1 as clockevent and clocksource.
29 * Timer0 and Timer1 both belong to same gpt block in cpu subbsystem. Further
30 * they share same functional clock. Any change in one's functional clock will
31 * also affect other timer.
34 #define CLKEVT 0 /* gpt0, channel0 as clockevent */
35 #define CLKSRC 1 /* gpt0, channel1 as clocksource */
37 /* Register offsets, x is channel number */
38 #define CR(x) ((x) * 0x80 + 0x80)
39 #define IR(x) ((x) * 0x80 + 0x84)
40 #define LOAD(x) ((x) * 0x80 + 0x88)
41 #define COUNT(x) ((x) * 0x80 + 0x8C)
43 /* Reg bit definitions */
44 #define CTRL_INT_ENABLE 0x0100
45 #define CTRL_ENABLE 0x0020
46 #define CTRL_ONE_SHOT 0x0010
48 #define CTRL_PRESCALER1 0x0
49 #define CTRL_PRESCALER2 0x1
50 #define CTRL_PRESCALER4 0x2
51 #define CTRL_PRESCALER8 0x3
52 #define CTRL_PRESCALER16 0x4
53 #define CTRL_PRESCALER32 0x5
54 #define CTRL_PRESCALER64 0x6
55 #define CTRL_PRESCALER128 0x7
56 #define CTRL_PRESCALER256 0x8
58 #define INT_STATUS 0x1
61 * Minimum clocksource/clockevent timer range in seconds
63 #define SPEAR_MIN_RANGE 4
65 static __iomem void *gpt_base;
66 static struct clk *gpt_clk;
68 static void clockevent_set_mode(enum clock_event_mode mode,
69 struct clock_event_device *clk_event_dev);
70 static int clockevent_next_event(unsigned long evt,
71 struct clock_event_device *clk_event_dev);
73 static void spear_clocksource_init(void)
75 u32 tick_rate;
76 u16 val;
78 /* program the prescaler (/256)*/
79 writew(CTRL_PRESCALER256, gpt_base + CR(CLKSRC));
81 /* find out actual clock driving Timer */
82 tick_rate = clk_get_rate(gpt_clk);
83 tick_rate >>= CTRL_PRESCALER256;
85 writew(0xFFFF, gpt_base + LOAD(CLKSRC));
87 val = readw(gpt_base + CR(CLKSRC));
88 val &= ~CTRL_ONE_SHOT; /* autoreload mode */
89 val |= CTRL_ENABLE ;
90 writew(val, gpt_base + CR(CLKSRC));
92 /* register the clocksource */
93 clocksource_mmio_init(gpt_base + COUNT(CLKSRC), "tmr1", tick_rate,
94 200, 16, clocksource_mmio_readw_up);
97 static struct clock_event_device clkevt = {
98 .name = "tmr0",
99 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
100 .set_mode = clockevent_set_mode,
101 .set_next_event = clockevent_next_event,
102 .shift = 0, /* to be computed */
105 static void clockevent_set_mode(enum clock_event_mode mode,
106 struct clock_event_device *clk_event_dev)
108 u32 period;
109 u16 val;
111 /* stop the timer */
112 val = readw(gpt_base + CR(CLKEVT));
113 val &= ~CTRL_ENABLE;
114 writew(val, gpt_base + CR(CLKEVT));
116 switch (mode) {
117 case CLOCK_EVT_MODE_PERIODIC:
118 period = clk_get_rate(gpt_clk) / HZ;
119 period >>= CTRL_PRESCALER16;
120 writew(period, gpt_base + LOAD(CLKEVT));
122 val = readw(gpt_base + CR(CLKEVT));
123 val &= ~CTRL_ONE_SHOT;
124 val |= CTRL_ENABLE | CTRL_INT_ENABLE;
125 writew(val, gpt_base + CR(CLKEVT));
127 break;
128 case CLOCK_EVT_MODE_ONESHOT:
129 val = readw(gpt_base + CR(CLKEVT));
130 val |= CTRL_ONE_SHOT;
131 writew(val, gpt_base + CR(CLKEVT));
133 break;
134 case CLOCK_EVT_MODE_UNUSED:
135 case CLOCK_EVT_MODE_SHUTDOWN:
136 case CLOCK_EVT_MODE_RESUME:
138 break;
139 default:
140 pr_err("Invalid mode requested\n");
141 break;
145 static int clockevent_next_event(unsigned long cycles,
146 struct clock_event_device *clk_event_dev)
148 u16 val;
150 writew(cycles, gpt_base + LOAD(CLKEVT));
152 val = readw(gpt_base + CR(CLKEVT));
153 val |= CTRL_ENABLE | CTRL_INT_ENABLE;
154 writew(val, gpt_base + CR(CLKEVT));
156 return 0;
159 static irqreturn_t spear_timer_interrupt(int irq, void *dev_id)
161 struct clock_event_device *evt = &clkevt;
163 writew(INT_STATUS, gpt_base + IR(CLKEVT));
165 evt->event_handler(evt);
167 return IRQ_HANDLED;
170 static struct irqaction spear_timer_irq = {
171 .name = "timer",
172 .flags = IRQF_DISABLED | IRQF_TIMER,
173 .handler = spear_timer_interrupt
176 static void __init spear_clockevent_init(void)
178 u32 tick_rate;
180 /* program the prescaler */
181 writew(CTRL_PRESCALER16, gpt_base + CR(CLKEVT));
183 tick_rate = clk_get_rate(gpt_clk);
184 tick_rate >>= CTRL_PRESCALER16;
186 clockevents_calc_mult_shift(&clkevt, tick_rate, SPEAR_MIN_RANGE);
188 clkevt.max_delta_ns = clockevent_delta2ns(0xfff0,
189 &clkevt);
190 clkevt.min_delta_ns = clockevent_delta2ns(3, &clkevt);
192 clkevt.cpumask = cpumask_of(0);
194 clockevents_register_device(&clkevt);
196 setup_irq(SPEAR_GPT0_CHAN0_IRQ, &spear_timer_irq);
199 void __init spear_setup_timer(void)
201 int ret;
203 if (!request_mem_region(SPEAR_GPT0_BASE, SZ_1K, "gpt0")) {
204 pr_err("%s:cannot get IO addr\n", __func__);
205 return;
208 gpt_base = (void __iomem *)ioremap(SPEAR_GPT0_BASE, SZ_1K);
209 if (!gpt_base) {
210 pr_err("%s:ioremap failed for gpt\n", __func__);
211 goto err_mem;
214 gpt_clk = clk_get_sys("gpt0", NULL);
215 if (!gpt_clk) {
216 pr_err("%s:couldn't get clk for gpt\n", __func__);
217 goto err_iomap;
220 ret = clk_enable(gpt_clk);
221 if (ret < 0) {
222 pr_err("%s:couldn't enable gpt clock\n", __func__);
223 goto err_clk;
226 spear_clockevent_init();
227 spear_clocksource_init();
229 return;
231 err_clk:
232 clk_put(gpt_clk);
233 err_iomap:
234 iounmap(gpt_base);
235 err_mem:
236 release_mem_region(SPEAR_GPT0_BASE, SZ_1K);