2 * File: drivers/pci/pcie/aspm.c
3 * Enabling PCIe link L0s/L1 state and Clock Power Management
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/pci.h>
14 #include <linux/pci_regs.h>
15 #include <linux/errno.h>
17 #include <linux/init.h>
18 #include <linux/slab.h>
19 #include <linux/jiffies.h>
20 #include <linux/delay.h>
21 #include <linux/pci-aspm.h>
24 #ifdef MODULE_PARAM_PREFIX
25 #undef MODULE_PARAM_PREFIX
27 #define MODULE_PARAM_PREFIX "pcie_aspm."
29 /* Note: those are not register definitions */
30 #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31 #define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32 #define ASPM_STATE_L1 (4) /* L1 state */
33 #define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34 #define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
37 u32 l0s
; /* L0s latency (nsec) */
38 u32 l1
; /* L1 latency (nsec) */
41 struct pcie_link_state
{
42 struct pci_dev
*pdev
; /* Upstream component of the Link */
43 struct pcie_link_state
*root
; /* pointer to the root port link */
44 struct pcie_link_state
*parent
; /* pointer to the parent Link state */
45 struct list_head sibling
; /* node in link_list */
46 struct list_head children
; /* list of child link states */
47 struct list_head link
; /* node in parent's children list */
50 u32 aspm_support
:3; /* Supported ASPM state */
51 u32 aspm_enabled
:3; /* Enabled ASPM state */
52 u32 aspm_capable
:3; /* Capable ASPM state with latency */
53 u32 aspm_default
:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable
:3; /* Disabled ASPM state */
57 u32 clkpm_capable
:1; /* Clock PM capable? */
58 u32 clkpm_enabled
:1; /* Current Clock PM state */
59 u32 clkpm_default
:1; /* Default Clock PM state by BIOS */
62 struct aspm_latency latency_up
; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw
; /* Downstream direction exit latency */
65 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
68 struct aspm_latency acceptable
[8];
71 static int aspm_disabled
, aspm_force
, aspm_clear_state
;
72 static bool aspm_support_enabled
= true;
73 static DEFINE_MUTEX(aspm_lock
);
74 static LIST_HEAD(link_list
);
76 #define POLICY_DEFAULT 0 /* BIOS default setting */
77 #define POLICY_PERFORMANCE 1 /* high performance */
78 #define POLICY_POWERSAVE 2 /* high power saving */
79 static int aspm_policy
;
80 static const char *policy_str
[] = {
81 [POLICY_DEFAULT
] = "default",
82 [POLICY_PERFORMANCE
] = "performance",
83 [POLICY_POWERSAVE
] = "powersave"
86 #define LINK_RETRAIN_TIMEOUT HZ
88 static int policy_to_aspm_state(struct pcie_link_state
*link
)
90 switch (aspm_policy
) {
91 case POLICY_PERFORMANCE
:
92 /* Disable ASPM and Clock PM */
94 case POLICY_POWERSAVE
:
95 /* Enable ASPM L0s/L1 */
96 return ASPM_STATE_ALL
;
98 return link
->aspm_default
;
103 static int policy_to_clkpm_state(struct pcie_link_state
*link
)
105 switch (aspm_policy
) {
106 case POLICY_PERFORMANCE
:
107 /* Disable ASPM and Clock PM */
109 case POLICY_POWERSAVE
:
110 /* Disable Clock PM */
113 return link
->clkpm_default
;
118 static void pcie_set_clkpm_nocheck(struct pcie_link_state
*link
, int enable
)
122 struct pci_dev
*child
;
123 struct pci_bus
*linkbus
= link
->pdev
->subordinate
;
125 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
126 pos
= pci_pcie_cap(child
);
129 pci_read_config_word(child
, pos
+ PCI_EXP_LNKCTL
, ®16
);
131 reg16
|= PCI_EXP_LNKCTL_CLKREQ_EN
;
133 reg16
&= ~PCI_EXP_LNKCTL_CLKREQ_EN
;
134 pci_write_config_word(child
, pos
+ PCI_EXP_LNKCTL
, reg16
);
136 link
->clkpm_enabled
= !!enable
;
139 static void pcie_set_clkpm(struct pcie_link_state
*link
, int enable
)
141 /* Don't enable Clock PM if the link is not Clock PM capable */
142 if (!link
->clkpm_capable
&& enable
)
144 /* Need nothing if the specified equals to current state */
145 if (link
->clkpm_enabled
== enable
)
147 pcie_set_clkpm_nocheck(link
, enable
);
150 static void pcie_clkpm_cap_init(struct pcie_link_state
*link
, int blacklist
)
152 int pos
, capable
= 1, enabled
= 1;
155 struct pci_dev
*child
;
156 struct pci_bus
*linkbus
= link
->pdev
->subordinate
;
158 /* All functions should have the same cap and state, take the worst */
159 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
160 pos
= pci_pcie_cap(child
);
163 pci_read_config_dword(child
, pos
+ PCI_EXP_LNKCAP
, ®32
);
164 if (!(reg32
& PCI_EXP_LNKCAP_CLKPM
)) {
169 pci_read_config_word(child
, pos
+ PCI_EXP_LNKCTL
, ®16
);
170 if (!(reg16
& PCI_EXP_LNKCTL_CLKREQ_EN
))
173 link
->clkpm_enabled
= enabled
;
174 link
->clkpm_default
= enabled
;
175 link
->clkpm_capable
= (blacklist
) ? 0 : capable
;
179 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
180 * could use common clock. If they are, configure them to use the
181 * common clock. That will reduce the ASPM state exit latency.
183 static void pcie_aspm_configure_common_clock(struct pcie_link_state
*link
)
185 int ppos
, cpos
, same_clock
= 1;
186 u16 reg16
, parent_reg
, child_reg
[8];
187 unsigned long start_jiffies
;
188 struct pci_dev
*child
, *parent
= link
->pdev
;
189 struct pci_bus
*linkbus
= parent
->subordinate
;
191 * All functions of a slot should have the same Slot Clock
192 * Configuration, so just check one function
194 child
= list_entry(linkbus
->devices
.next
, struct pci_dev
, bus_list
);
195 BUG_ON(!pci_is_pcie(child
));
197 /* Check downstream component if bit Slot Clock Configuration is 1 */
198 cpos
= pci_pcie_cap(child
);
199 pci_read_config_word(child
, cpos
+ PCI_EXP_LNKSTA
, ®16
);
200 if (!(reg16
& PCI_EXP_LNKSTA_SLC
))
203 /* Check upstream component if bit Slot Clock Configuration is 1 */
204 ppos
= pci_pcie_cap(parent
);
205 pci_read_config_word(parent
, ppos
+ PCI_EXP_LNKSTA
, ®16
);
206 if (!(reg16
& PCI_EXP_LNKSTA_SLC
))
209 /* Configure downstream component, all functions */
210 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
211 cpos
= pci_pcie_cap(child
);
212 pci_read_config_word(child
, cpos
+ PCI_EXP_LNKCTL
, ®16
);
213 child_reg
[PCI_FUNC(child
->devfn
)] = reg16
;
215 reg16
|= PCI_EXP_LNKCTL_CCC
;
217 reg16
&= ~PCI_EXP_LNKCTL_CCC
;
218 pci_write_config_word(child
, cpos
+ PCI_EXP_LNKCTL
, reg16
);
221 /* Configure upstream component */
222 pci_read_config_word(parent
, ppos
+ PCI_EXP_LNKCTL
, ®16
);
225 reg16
|= PCI_EXP_LNKCTL_CCC
;
227 reg16
&= ~PCI_EXP_LNKCTL_CCC
;
228 pci_write_config_word(parent
, ppos
+ PCI_EXP_LNKCTL
, reg16
);
231 reg16
|= PCI_EXP_LNKCTL_RL
;
232 pci_write_config_word(parent
, ppos
+ PCI_EXP_LNKCTL
, reg16
);
234 /* Wait for link training end. Break out after waiting for timeout */
235 start_jiffies
= jiffies
;
237 pci_read_config_word(parent
, ppos
+ PCI_EXP_LNKSTA
, ®16
);
238 if (!(reg16
& PCI_EXP_LNKSTA_LT
))
240 if (time_after(jiffies
, start_jiffies
+ LINK_RETRAIN_TIMEOUT
))
244 if (!(reg16
& PCI_EXP_LNKSTA_LT
))
247 /* Training failed. Restore common clock configurations */
248 dev_printk(KERN_ERR
, &parent
->dev
,
249 "ASPM: Could not configure common clock\n");
250 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
251 cpos
= pci_pcie_cap(child
);
252 pci_write_config_word(child
, cpos
+ PCI_EXP_LNKCTL
,
253 child_reg
[PCI_FUNC(child
->devfn
)]);
255 pci_write_config_word(parent
, ppos
+ PCI_EXP_LNKCTL
, parent_reg
);
258 /* Convert L0s latency encoding to ns */
259 static u32
calc_l0s_latency(u32 encoding
)
262 return (5 * 1000); /* > 4us */
263 return (64 << encoding
);
266 /* Convert L0s acceptable latency encoding to ns */
267 static u32
calc_l0s_acceptable(u32 encoding
)
271 return (64 << encoding
);
274 /* Convert L1 latency encoding to ns */
275 static u32
calc_l1_latency(u32 encoding
)
278 return (65 * 1000); /* > 64us */
279 return (1000 << encoding
);
282 /* Convert L1 acceptable latency encoding to ns */
283 static u32
calc_l1_acceptable(u32 encoding
)
287 return (1000 << encoding
);
290 struct aspm_register_info
{
293 u32 latency_encoding_l0s
;
294 u32 latency_encoding_l1
;
297 static void pcie_get_aspm_reg(struct pci_dev
*pdev
,
298 struct aspm_register_info
*info
)
304 pos
= pci_pcie_cap(pdev
);
305 pci_read_config_dword(pdev
, pos
+ PCI_EXP_LNKCAP
, ®32
);
306 info
->support
= (reg32
& PCI_EXP_LNKCAP_ASPMS
) >> 10;
307 info
->latency_encoding_l0s
= (reg32
& PCI_EXP_LNKCAP_L0SEL
) >> 12;
308 info
->latency_encoding_l1
= (reg32
& PCI_EXP_LNKCAP_L1EL
) >> 15;
309 pci_read_config_word(pdev
, pos
+ PCI_EXP_LNKCTL
, ®16
);
310 info
->enabled
= reg16
& PCI_EXP_LNKCTL_ASPMC
;
313 static void pcie_aspm_check_latency(struct pci_dev
*endpoint
)
315 u32 latency
, l1_switch_latency
= 0;
316 struct aspm_latency
*acceptable
;
317 struct pcie_link_state
*link
;
319 /* Device not in D0 doesn't need latency check */
320 if ((endpoint
->current_state
!= PCI_D0
) &&
321 (endpoint
->current_state
!= PCI_UNKNOWN
))
324 link
= endpoint
->bus
->self
->link_state
;
325 acceptable
= &link
->acceptable
[PCI_FUNC(endpoint
->devfn
)];
328 /* Check upstream direction L0s latency */
329 if ((link
->aspm_capable
& ASPM_STATE_L0S_UP
) &&
330 (link
->latency_up
.l0s
> acceptable
->l0s
))
331 link
->aspm_capable
&= ~ASPM_STATE_L0S_UP
;
333 /* Check downstream direction L0s latency */
334 if ((link
->aspm_capable
& ASPM_STATE_L0S_DW
) &&
335 (link
->latency_dw
.l0s
> acceptable
->l0s
))
336 link
->aspm_capable
&= ~ASPM_STATE_L0S_DW
;
339 * Every switch on the path to root complex need 1
340 * more microsecond for L1. Spec doesn't mention L0s.
342 latency
= max_t(u32
, link
->latency_up
.l1
, link
->latency_dw
.l1
);
343 if ((link
->aspm_capable
& ASPM_STATE_L1
) &&
344 (latency
+ l1_switch_latency
> acceptable
->l1
))
345 link
->aspm_capable
&= ~ASPM_STATE_L1
;
346 l1_switch_latency
+= 1000;
352 static void pcie_aspm_cap_init(struct pcie_link_state
*link
, int blacklist
)
354 struct pci_dev
*child
, *parent
= link
->pdev
;
355 struct pci_bus
*linkbus
= parent
->subordinate
;
356 struct aspm_register_info upreg
, dwreg
;
359 /* Set enabled/disable so that we will disable ASPM later */
360 link
->aspm_enabled
= ASPM_STATE_ALL
;
361 link
->aspm_disable
= ASPM_STATE_ALL
;
365 /* Configure common clock before checking latencies */
366 pcie_aspm_configure_common_clock(link
);
368 /* Get upstream/downstream components' register state */
369 pcie_get_aspm_reg(parent
, &upreg
);
370 child
= list_entry(linkbus
->devices
.next
, struct pci_dev
, bus_list
);
371 pcie_get_aspm_reg(child
, &dwreg
);
376 * Note that we must not enable L0s in either direction on a
377 * given link unless components on both sides of the link each
380 if (dwreg
.support
& upreg
.support
& PCIE_LINK_STATE_L0S
)
381 link
->aspm_support
|= ASPM_STATE_L0S
;
382 if (dwreg
.enabled
& PCIE_LINK_STATE_L0S
)
383 link
->aspm_enabled
|= ASPM_STATE_L0S_UP
;
384 if (upreg
.enabled
& PCIE_LINK_STATE_L0S
)
385 link
->aspm_enabled
|= ASPM_STATE_L0S_DW
;
386 link
->latency_up
.l0s
= calc_l0s_latency(upreg
.latency_encoding_l0s
);
387 link
->latency_dw
.l0s
= calc_l0s_latency(dwreg
.latency_encoding_l0s
);
390 if (upreg
.support
& dwreg
.support
& PCIE_LINK_STATE_L1
)
391 link
->aspm_support
|= ASPM_STATE_L1
;
392 if (upreg
.enabled
& dwreg
.enabled
& PCIE_LINK_STATE_L1
)
393 link
->aspm_enabled
|= ASPM_STATE_L1
;
394 link
->latency_up
.l1
= calc_l1_latency(upreg
.latency_encoding_l1
);
395 link
->latency_dw
.l1
= calc_l1_latency(dwreg
.latency_encoding_l1
);
397 /* Save default state */
398 link
->aspm_default
= link
->aspm_enabled
;
400 /* Setup initial capable state. Will be updated later */
401 link
->aspm_capable
= link
->aspm_support
;
403 * If the downstream component has pci bridge function, don't
406 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
407 if (child
->pcie_type
== PCI_EXP_TYPE_PCI_BRIDGE
) {
408 link
->aspm_disable
= ASPM_STATE_ALL
;
413 /* Get and check endpoint acceptable latencies */
414 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
417 struct aspm_latency
*acceptable
=
418 &link
->acceptable
[PCI_FUNC(child
->devfn
)];
420 if (child
->pcie_type
!= PCI_EXP_TYPE_ENDPOINT
&&
421 child
->pcie_type
!= PCI_EXP_TYPE_LEG_END
)
424 pos
= pci_pcie_cap(child
);
425 pci_read_config_dword(child
, pos
+ PCI_EXP_DEVCAP
, ®32
);
426 /* Calculate endpoint L0s acceptable latency */
427 encoding
= (reg32
& PCI_EXP_DEVCAP_L0S
) >> 6;
428 acceptable
->l0s
= calc_l0s_acceptable(encoding
);
429 /* Calculate endpoint L1 acceptable latency */
430 encoding
= (reg32
& PCI_EXP_DEVCAP_L1
) >> 9;
431 acceptable
->l1
= calc_l1_acceptable(encoding
);
433 pcie_aspm_check_latency(child
);
437 static void pcie_config_aspm_dev(struct pci_dev
*pdev
, u32 val
)
440 int pos
= pci_pcie_cap(pdev
);
442 pci_read_config_word(pdev
, pos
+ PCI_EXP_LNKCTL
, ®16
);
445 pci_write_config_word(pdev
, pos
+ PCI_EXP_LNKCTL
, reg16
);
448 static void pcie_config_aspm_link(struct pcie_link_state
*link
, u32 state
)
450 u32 upstream
= 0, dwstream
= 0;
451 struct pci_dev
*child
, *parent
= link
->pdev
;
452 struct pci_bus
*linkbus
= parent
->subordinate
;
454 /* Nothing to do if the link is already in the requested state */
455 state
&= (link
->aspm_capable
& ~link
->aspm_disable
);
456 if (link
->aspm_enabled
== state
)
458 /* Convert ASPM state to upstream/downstream ASPM register state */
459 if (state
& ASPM_STATE_L0S_UP
)
460 dwstream
|= PCIE_LINK_STATE_L0S
;
461 if (state
& ASPM_STATE_L0S_DW
)
462 upstream
|= PCIE_LINK_STATE_L0S
;
463 if (state
& ASPM_STATE_L1
) {
464 upstream
|= PCIE_LINK_STATE_L1
;
465 dwstream
|= PCIE_LINK_STATE_L1
;
468 * Spec 2.0 suggests all functions should be configured the
469 * same setting for ASPM. Enabling ASPM L1 should be done in
470 * upstream component first and then downstream, and vice
471 * versa for disabling ASPM L1. Spec doesn't mention L0S.
473 if (state
& ASPM_STATE_L1
)
474 pcie_config_aspm_dev(parent
, upstream
);
475 list_for_each_entry(child
, &linkbus
->devices
, bus_list
)
476 pcie_config_aspm_dev(child
, dwstream
);
477 if (!(state
& ASPM_STATE_L1
))
478 pcie_config_aspm_dev(parent
, upstream
);
480 link
->aspm_enabled
= state
;
483 static void pcie_config_aspm_path(struct pcie_link_state
*link
)
486 pcie_config_aspm_link(link
, policy_to_aspm_state(link
));
491 static void free_link_state(struct pcie_link_state
*link
)
493 link
->pdev
->link_state
= NULL
;
497 static int pcie_aspm_sanity_check(struct pci_dev
*pdev
)
499 struct pci_dev
*child
;
503 if (aspm_clear_state
)
507 * Some functions in a slot might not all be PCIe functions,
508 * very strange. Disable ASPM for the whole slot
510 list_for_each_entry(child
, &pdev
->subordinate
->devices
, bus_list
) {
511 pos
= pci_pcie_cap(child
);
515 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
516 * RBER bit to determine if a function is 1.1 version device
518 pci_read_config_dword(child
, pos
+ PCI_EXP_DEVCAP
, ®32
);
519 if (!(reg32
& PCI_EXP_DEVCAP_RBER
) && !aspm_force
) {
520 dev_printk(KERN_INFO
, &child
->dev
, "disabling ASPM"
521 " on pre-1.1 PCIe device. You can enable it"
522 " with 'pcie_aspm=force'\n");
529 static struct pcie_link_state
*alloc_pcie_link_state(struct pci_dev
*pdev
)
531 struct pcie_link_state
*link
;
533 link
= kzalloc(sizeof(*link
), GFP_KERNEL
);
536 INIT_LIST_HEAD(&link
->sibling
);
537 INIT_LIST_HEAD(&link
->children
);
538 INIT_LIST_HEAD(&link
->link
);
540 if (pdev
->pcie_type
== PCI_EXP_TYPE_DOWNSTREAM
) {
541 struct pcie_link_state
*parent
;
542 parent
= pdev
->bus
->parent
->self
->link_state
;
547 link
->parent
= parent
;
548 list_add(&link
->link
, &parent
->children
);
550 /* Setup a pointer to the root port link */
554 link
->root
= link
->parent
->root
;
556 list_add(&link
->sibling
, &link_list
);
557 pdev
->link_state
= link
;
562 * pcie_aspm_init_link_state: Initiate PCI express link state.
563 * It is called after the pcie and its children devices are scaned.
564 * @pdev: the root port or switch downstream port
566 void pcie_aspm_init_link_state(struct pci_dev
*pdev
)
568 struct pcie_link_state
*link
;
569 int blacklist
= !!pcie_aspm_sanity_check(pdev
);
571 if (!pci_is_pcie(pdev
) || pdev
->link_state
)
573 if (pdev
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
&&
574 pdev
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
)
577 if (aspm_disabled
&& !aspm_clear_state
)
580 /* VIA has a strange chipset, root port is under a bridge */
581 if (pdev
->pcie_type
== PCI_EXP_TYPE_ROOT_PORT
&&
585 down_read(&pci_bus_sem
);
586 if (list_empty(&pdev
->subordinate
->devices
))
589 mutex_lock(&aspm_lock
);
590 link
= alloc_pcie_link_state(pdev
);
594 * Setup initial ASPM state. Note that we need to configure
595 * upstream links also because capable state of them can be
596 * update through pcie_aspm_cap_init().
598 pcie_aspm_cap_init(link
, blacklist
);
600 /* Setup initial Clock PM state */
601 pcie_clkpm_cap_init(link
, blacklist
);
604 * At this stage drivers haven't had an opportunity to change the
605 * link policy setting. Enabling ASPM on broken hardware can cripple
606 * it even before the driver has had a chance to disable ASPM, so
607 * default to a safe level right now. If we're enabling ASPM beyond
608 * the BIOS's expectation, we'll do so once pci_enable_device() is
611 if (aspm_policy
!= POLICY_POWERSAVE
|| aspm_clear_state
) {
612 pcie_config_aspm_path(link
);
613 pcie_set_clkpm(link
, policy_to_clkpm_state(link
));
617 mutex_unlock(&aspm_lock
);
619 up_read(&pci_bus_sem
);
622 /* Recheck latencies and update aspm_capable for links under the root */
623 static void pcie_update_aspm_capable(struct pcie_link_state
*root
)
625 struct pcie_link_state
*link
;
626 BUG_ON(root
->parent
);
627 list_for_each_entry(link
, &link_list
, sibling
) {
628 if (link
->root
!= root
)
630 link
->aspm_capable
= link
->aspm_support
;
632 list_for_each_entry(link
, &link_list
, sibling
) {
633 struct pci_dev
*child
;
634 struct pci_bus
*linkbus
= link
->pdev
->subordinate
;
635 if (link
->root
!= root
)
637 list_for_each_entry(child
, &linkbus
->devices
, bus_list
) {
638 if ((child
->pcie_type
!= PCI_EXP_TYPE_ENDPOINT
) &&
639 (child
->pcie_type
!= PCI_EXP_TYPE_LEG_END
))
641 pcie_aspm_check_latency(child
);
646 /* @pdev: the endpoint device */
647 void pcie_aspm_exit_link_state(struct pci_dev
*pdev
)
649 struct pci_dev
*parent
= pdev
->bus
->self
;
650 struct pcie_link_state
*link
, *root
, *parent_link
;
652 if ((aspm_disabled
&& !aspm_clear_state
) || !pci_is_pcie(pdev
) ||
653 !parent
|| !parent
->link_state
)
655 if ((parent
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
) &&
656 (parent
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
))
659 down_read(&pci_bus_sem
);
660 mutex_lock(&aspm_lock
);
662 * All PCIe functions are in one slot, remove one function will remove
663 * the whole slot, so just wait until we are the last function left.
665 if (!list_is_last(&pdev
->bus_list
, &parent
->subordinate
->devices
))
668 link
= parent
->link_state
;
670 parent_link
= link
->parent
;
672 /* All functions are removed, so just disable ASPM for the link */
673 pcie_config_aspm_link(link
, 0);
674 list_del(&link
->sibling
);
675 list_del(&link
->link
);
676 /* Clock PM is for endpoint device */
677 free_link_state(link
);
679 /* Recheck latencies and configure upstream links */
681 pcie_update_aspm_capable(root
);
682 pcie_config_aspm_path(parent_link
);
685 mutex_unlock(&aspm_lock
);
686 up_read(&pci_bus_sem
);
689 /* @pdev: the root port or switch downstream port */
690 void pcie_aspm_pm_state_change(struct pci_dev
*pdev
)
692 struct pcie_link_state
*link
= pdev
->link_state
;
694 if (aspm_disabled
|| !pci_is_pcie(pdev
) || !link
)
696 if ((pdev
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
) &&
697 (pdev
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
))
700 * Devices changed PM state, we should recheck if latency
701 * meets all functions' requirement
703 down_read(&pci_bus_sem
);
704 mutex_lock(&aspm_lock
);
705 pcie_update_aspm_capable(link
->root
);
706 pcie_config_aspm_path(link
);
707 mutex_unlock(&aspm_lock
);
708 up_read(&pci_bus_sem
);
711 void pcie_aspm_powersave_config_link(struct pci_dev
*pdev
)
713 struct pcie_link_state
*link
= pdev
->link_state
;
715 if (aspm_disabled
|| !pci_is_pcie(pdev
) || !link
)
718 if (aspm_policy
!= POLICY_POWERSAVE
)
721 if ((pdev
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
) &&
722 (pdev
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
))
725 down_read(&pci_bus_sem
);
726 mutex_lock(&aspm_lock
);
727 pcie_config_aspm_path(link
);
728 pcie_set_clkpm(link
, policy_to_clkpm_state(link
));
729 mutex_unlock(&aspm_lock
);
730 up_read(&pci_bus_sem
);
734 * pci_disable_link_state - disable pci device's link state, so the link will
735 * never enter specific states
737 static void __pci_disable_link_state(struct pci_dev
*pdev
, int state
, bool sem
)
739 struct pci_dev
*parent
= pdev
->bus
->self
;
740 struct pcie_link_state
*link
;
742 if (aspm_disabled
|| !pci_is_pcie(pdev
))
744 if (pdev
->pcie_type
== PCI_EXP_TYPE_ROOT_PORT
||
745 pdev
->pcie_type
== PCI_EXP_TYPE_DOWNSTREAM
)
747 if (!parent
|| !parent
->link_state
)
751 down_read(&pci_bus_sem
);
752 mutex_lock(&aspm_lock
);
753 link
= parent
->link_state
;
754 if (state
& PCIE_LINK_STATE_L0S
)
755 link
->aspm_disable
|= ASPM_STATE_L0S
;
756 if (state
& PCIE_LINK_STATE_L1
)
757 link
->aspm_disable
|= ASPM_STATE_L1
;
758 pcie_config_aspm_link(link
, policy_to_aspm_state(link
));
760 if (state
& PCIE_LINK_STATE_CLKPM
) {
761 link
->clkpm_capable
= 0;
762 pcie_set_clkpm(link
, 0);
764 mutex_unlock(&aspm_lock
);
766 up_read(&pci_bus_sem
);
769 void pci_disable_link_state_locked(struct pci_dev
*pdev
, int state
)
771 __pci_disable_link_state(pdev
, state
, false);
773 EXPORT_SYMBOL(pci_disable_link_state_locked
);
775 void pci_disable_link_state(struct pci_dev
*pdev
, int state
)
777 __pci_disable_link_state(pdev
, state
, true);
779 EXPORT_SYMBOL(pci_disable_link_state
);
781 static int pcie_aspm_set_policy(const char *val
, struct kernel_param
*kp
)
784 struct pcie_link_state
*link
;
788 for (i
= 0; i
< ARRAY_SIZE(policy_str
); i
++)
789 if (!strncmp(val
, policy_str
[i
], strlen(policy_str
[i
])))
791 if (i
>= ARRAY_SIZE(policy_str
))
793 if (i
== aspm_policy
)
796 down_read(&pci_bus_sem
);
797 mutex_lock(&aspm_lock
);
799 list_for_each_entry(link
, &link_list
, sibling
) {
800 pcie_config_aspm_link(link
, policy_to_aspm_state(link
));
801 pcie_set_clkpm(link
, policy_to_clkpm_state(link
));
803 mutex_unlock(&aspm_lock
);
804 up_read(&pci_bus_sem
);
808 static int pcie_aspm_get_policy(char *buffer
, struct kernel_param
*kp
)
811 for (i
= 0; i
< ARRAY_SIZE(policy_str
); i
++)
812 if (i
== aspm_policy
)
813 cnt
+= sprintf(buffer
+ cnt
, "[%s] ", policy_str
[i
]);
815 cnt
+= sprintf(buffer
+ cnt
, "%s ", policy_str
[i
]);
819 module_param_call(policy
, pcie_aspm_set_policy
, pcie_aspm_get_policy
,
822 #ifdef CONFIG_PCIEASPM_DEBUG
823 static ssize_t
link_state_show(struct device
*dev
,
824 struct device_attribute
*attr
,
827 struct pci_dev
*pci_device
= to_pci_dev(dev
);
828 struct pcie_link_state
*link_state
= pci_device
->link_state
;
830 return sprintf(buf
, "%d\n", link_state
->aspm_enabled
);
833 static ssize_t
link_state_store(struct device
*dev
,
834 struct device_attribute
*attr
,
838 struct pci_dev
*pdev
= to_pci_dev(dev
);
839 struct pcie_link_state
*link
, *root
= pdev
->link_state
->root
;
840 u32 val
= buf
[0] - '0', state
= 0;
844 if (n
< 1 || val
> 3)
847 /* Convert requested state to ASPM state */
848 if (val
& PCIE_LINK_STATE_L0S
)
849 state
|= ASPM_STATE_L0S
;
850 if (val
& PCIE_LINK_STATE_L1
)
851 state
|= ASPM_STATE_L1
;
853 down_read(&pci_bus_sem
);
854 mutex_lock(&aspm_lock
);
855 list_for_each_entry(link
, &link_list
, sibling
) {
856 if (link
->root
!= root
)
858 pcie_config_aspm_link(link
, state
);
860 mutex_unlock(&aspm_lock
);
861 up_read(&pci_bus_sem
);
865 static ssize_t
clk_ctl_show(struct device
*dev
,
866 struct device_attribute
*attr
,
869 struct pci_dev
*pci_device
= to_pci_dev(dev
);
870 struct pcie_link_state
*link_state
= pci_device
->link_state
;
872 return sprintf(buf
, "%d\n", link_state
->clkpm_enabled
);
875 static ssize_t
clk_ctl_store(struct device
*dev
,
876 struct device_attribute
*attr
,
880 struct pci_dev
*pdev
= to_pci_dev(dev
);
887 down_read(&pci_bus_sem
);
888 mutex_lock(&aspm_lock
);
889 pcie_set_clkpm_nocheck(pdev
->link_state
, !!state
);
890 mutex_unlock(&aspm_lock
);
891 up_read(&pci_bus_sem
);
896 static DEVICE_ATTR(link_state
, 0644, link_state_show
, link_state_store
);
897 static DEVICE_ATTR(clk_ctl
, 0644, clk_ctl_show
, clk_ctl_store
);
899 static char power_group
[] = "power";
900 void pcie_aspm_create_sysfs_dev_files(struct pci_dev
*pdev
)
902 struct pcie_link_state
*link_state
= pdev
->link_state
;
904 if (!pci_is_pcie(pdev
) ||
905 (pdev
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
&&
906 pdev
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
) || !link_state
)
909 if (link_state
->aspm_support
)
910 sysfs_add_file_to_group(&pdev
->dev
.kobj
,
911 &dev_attr_link_state
.attr
, power_group
);
912 if (link_state
->clkpm_capable
)
913 sysfs_add_file_to_group(&pdev
->dev
.kobj
,
914 &dev_attr_clk_ctl
.attr
, power_group
);
917 void pcie_aspm_remove_sysfs_dev_files(struct pci_dev
*pdev
)
919 struct pcie_link_state
*link_state
= pdev
->link_state
;
921 if (!pci_is_pcie(pdev
) ||
922 (pdev
->pcie_type
!= PCI_EXP_TYPE_ROOT_PORT
&&
923 pdev
->pcie_type
!= PCI_EXP_TYPE_DOWNSTREAM
) || !link_state
)
926 if (link_state
->aspm_support
)
927 sysfs_remove_file_from_group(&pdev
->dev
.kobj
,
928 &dev_attr_link_state
.attr
, power_group
);
929 if (link_state
->clkpm_capable
)
930 sysfs_remove_file_from_group(&pdev
->dev
.kobj
,
931 &dev_attr_clk_ctl
.attr
, power_group
);
935 static int __init
pcie_aspm_disable(char *str
)
937 if (!strcmp(str
, "off")) {
939 aspm_support_enabled
= false;
940 printk(KERN_INFO
"PCIe ASPM is disabled\n");
941 } else if (!strcmp(str
, "force")) {
943 printk(KERN_INFO
"PCIe ASPM is forcibly enabled\n");
948 __setup("pcie_aspm=", pcie_aspm_disable
);
950 void pcie_clear_aspm(void)
953 aspm_clear_state
= 1;
956 void pcie_no_aspm(void)
963 * pcie_aspm_enabled - is PCIe ASPM enabled?
965 * Returns true if ASPM has not been disabled by the command-line option
968 int pcie_aspm_enabled(void)
970 return !aspm_disabled
;
972 EXPORT_SYMBOL(pcie_aspm_enabled
);
974 bool pcie_aspm_support_enabled(void)
976 return aspm_support_enabled
;
978 EXPORT_SYMBOL(pcie_aspm_support_enabled
);