2 * Handle unaligned accesses by emulation.
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
8 * Copyright (C) 1996, 1998, 1999, 2002 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
11 * This file contains exception handler for address error exception with the
12 * special capability to execute faulting instructions in software. The
13 * handler does not try to handle the case when the program counter points
14 * to an address not aligned to a word boundary.
16 * Putting data to unaligned addresses is a bad practice even on Intel where
17 * only the performance is affected. Much worse is that such code is non-
18 * portable. Due to several programs that die on MIPS due to alignment
19 * problems I decided to implement this handler anyway though I originally
20 * didn't intend to do this at all for user code.
22 * For now I enable fixing of address errors by default to make life easier.
23 * I however intend to disable this somewhen in the future when the alignment
24 * problems with user programs have been fixed. For programmers this is the
27 * Fixing address errors is a per process option. The option is inherited
28 * across fork(2) and execve(2) calls. If you really want to use the
29 * option in your user programs - I discourage the use of the software
30 * emulation strongly - use the following code in your userland stuff:
32 * #include <sys/sysmips.h>
35 * sysmips(MIPS_FIXADE, x);
38 * The argument x is 0 for disabling software emulation, enabled otherwise.
40 * Below a little program to play around with this feature.
43 * #include <sys/sysmips.h>
46 * unsigned char bar[8];
49 * main(int argc, char *argv[])
51 * struct foo x = {0, 1, 2, 3, 4, 5, 6, 7};
52 * unsigned int *p = (unsigned int *) (x.bar + 3);
56 * sysmips(MIPS_FIXADE, atoi(argv[1]));
58 * printf("*p = %08lx\n", *p);
62 * for(i = 0; i <= 7; i++)
63 * printf("%02x ", x.bar[i]);
67 * Coprocessor loads are not supported; I think this case is unimportant
70 * TODO: Handle ndc (attempted store to doubleword in uncached memory)
71 * exception for the R6000.
72 * A store crossing a page boundary might be executed only partially.
73 * Undo the partial store in this case.
76 #include <linux/module.h>
77 #include <linux/signal.h>
78 #include <linux/smp.h>
79 #include <linux/sched.h>
80 #include <linux/debugfs.h>
81 #include <linux/perf_event.h>
84 #include <asm/branch.h>
85 #include <asm/byteorder.h>
88 #include <asm/uaccess.h>
89 #include <asm/system.h>
91 #define STR(x) __STR(x)
95 UNALIGNED_ACTION_QUIET
,
96 UNALIGNED_ACTION_SIGNAL
,
97 UNALIGNED_ACTION_SHOW
,
99 #ifdef CONFIG_DEBUG_FS
100 static u32 unaligned_instructions
;
101 static u32 unaligned_action
;
103 #define unaligned_action UNALIGNED_ACTION_QUIET
105 extern void show_registers(struct pt_regs
*regs
);
107 static void emulate_load_store_insn(struct pt_regs
*regs
,
108 void __user
*addr
, unsigned int __user
*pc
)
110 union mips_instruction insn
;
114 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS
,
118 * This load never faults.
120 __get_user(insn
.word
, pc
);
122 switch (insn
.i_format
.opcode
) {
124 * These are instructions that a compiler doesn't generate. We
125 * can assume therefore that the code is MIPS-aware and
126 * really buggy. Emulating these instructions would break the
135 * For these instructions the only way to create an address
136 * error is an attempted access to kernel/supervisor address
153 * The remaining opcodes are the ones that are really of interest.
156 if (!access_ok(VERIFY_READ
, addr
, 2))
159 __asm__
__volatile__ (".set\tnoat\n"
161 "1:\tlb\t%0, 0(%2)\n"
162 "2:\tlbu\t$1, 1(%2)\n\t"
164 #ifdef __LITTLE_ENDIAN
165 "1:\tlb\t%0, 1(%2)\n"
166 "2:\tlbu\t$1, 0(%2)\n\t"
172 ".section\t.fixup,\"ax\"\n\t"
176 ".section\t__ex_table,\"a\"\n\t"
177 STR(PTR
)"\t1b, 4b\n\t"
178 STR(PTR
)"\t2b, 4b\n\t"
180 : "=&r" (value
), "=r" (res
)
181 : "r" (addr
), "i" (-EFAULT
));
184 compute_return_epc(regs
);
185 regs
->regs
[insn
.i_format
.rt
] = value
;
189 if (!access_ok(VERIFY_READ
, addr
, 4))
192 __asm__
__volatile__ (
194 "1:\tlwl\t%0, (%2)\n"
195 "2:\tlwr\t%0, 3(%2)\n\t"
197 #ifdef __LITTLE_ENDIAN
198 "1:\tlwl\t%0, 3(%2)\n"
199 "2:\tlwr\t%0, (%2)\n\t"
202 "3:\t.section\t.fixup,\"ax\"\n\t"
206 ".section\t__ex_table,\"a\"\n\t"
207 STR(PTR
)"\t1b, 4b\n\t"
208 STR(PTR
)"\t2b, 4b\n\t"
210 : "=&r" (value
), "=r" (res
)
211 : "r" (addr
), "i" (-EFAULT
));
214 compute_return_epc(regs
);
215 regs
->regs
[insn
.i_format
.rt
] = value
;
219 if (!access_ok(VERIFY_READ
, addr
, 2))
222 __asm__
__volatile__ (
225 "1:\tlbu\t%0, 0(%2)\n"
226 "2:\tlbu\t$1, 1(%2)\n\t"
228 #ifdef __LITTLE_ENDIAN
229 "1:\tlbu\t%0, 1(%2)\n"
230 "2:\tlbu\t$1, 0(%2)\n\t"
236 ".section\t.fixup,\"ax\"\n\t"
240 ".section\t__ex_table,\"a\"\n\t"
241 STR(PTR
)"\t1b, 4b\n\t"
242 STR(PTR
)"\t2b, 4b\n\t"
244 : "=&r" (value
), "=r" (res
)
245 : "r" (addr
), "i" (-EFAULT
));
248 compute_return_epc(regs
);
249 regs
->regs
[insn
.i_format
.rt
] = value
;
255 * A 32-bit kernel might be running on a 64-bit processor. But
256 * if we're on a 32-bit processor and an i-cache incoherency
257 * or race makes us see a 64-bit instruction here the sdl/sdr
258 * would blow up, so for now we don't handle unaligned 64-bit
259 * instructions on 32-bit kernels.
261 if (!access_ok(VERIFY_READ
, addr
, 4))
264 __asm__
__volatile__ (
266 "1:\tlwl\t%0, (%2)\n"
267 "2:\tlwr\t%0, 3(%2)\n\t"
269 #ifdef __LITTLE_ENDIAN
270 "1:\tlwl\t%0, 3(%2)\n"
271 "2:\tlwr\t%0, (%2)\n\t"
273 "dsll\t%0, %0, 32\n\t"
274 "dsrl\t%0, %0, 32\n\t"
276 "3:\t.section\t.fixup,\"ax\"\n\t"
280 ".section\t__ex_table,\"a\"\n\t"
281 STR(PTR
)"\t1b, 4b\n\t"
282 STR(PTR
)"\t2b, 4b\n\t"
284 : "=&r" (value
), "=r" (res
)
285 : "r" (addr
), "i" (-EFAULT
));
288 compute_return_epc(regs
);
289 regs
->regs
[insn
.i_format
.rt
] = value
;
291 #endif /* CONFIG_64BIT */
293 /* Cannot handle 64-bit instructions in 32-bit kernel */
299 * A 32-bit kernel might be running on a 64-bit processor. But
300 * if we're on a 32-bit processor and an i-cache incoherency
301 * or race makes us see a 64-bit instruction here the sdl/sdr
302 * would blow up, so for now we don't handle unaligned 64-bit
303 * instructions on 32-bit kernels.
305 if (!access_ok(VERIFY_READ
, addr
, 8))
308 __asm__
__volatile__ (
310 "1:\tldl\t%0, (%2)\n"
311 "2:\tldr\t%0, 7(%2)\n\t"
313 #ifdef __LITTLE_ENDIAN
314 "1:\tldl\t%0, 7(%2)\n"
315 "2:\tldr\t%0, (%2)\n\t"
318 "3:\t.section\t.fixup,\"ax\"\n\t"
322 ".section\t__ex_table,\"a\"\n\t"
323 STR(PTR
)"\t1b, 4b\n\t"
324 STR(PTR
)"\t2b, 4b\n\t"
326 : "=&r" (value
), "=r" (res
)
327 : "r" (addr
), "i" (-EFAULT
));
330 compute_return_epc(regs
);
331 regs
->regs
[insn
.i_format
.rt
] = value
;
333 #endif /* CONFIG_64BIT */
335 /* Cannot handle 64-bit instructions in 32-bit kernel */
339 if (!access_ok(VERIFY_WRITE
, addr
, 2))
342 value
= regs
->regs
[insn
.i_format
.rt
];
343 __asm__
__volatile__ (
346 "1:\tsb\t%1, 1(%2)\n\t"
348 "2:\tsb\t$1, 0(%2)\n\t"
351 #ifdef __LITTLE_ENDIAN
353 "1:\tsb\t%1, 0(%2)\n\t"
355 "2:\tsb\t$1, 1(%2)\n\t"
360 ".section\t.fixup,\"ax\"\n\t"
364 ".section\t__ex_table,\"a\"\n\t"
365 STR(PTR
)"\t1b, 4b\n\t"
366 STR(PTR
)"\t2b, 4b\n\t"
369 : "r" (value
), "r" (addr
), "i" (-EFAULT
));
372 compute_return_epc(regs
);
376 if (!access_ok(VERIFY_WRITE
, addr
, 4))
379 value
= regs
->regs
[insn
.i_format
.rt
];
380 __asm__
__volatile__ (
383 "2:\tswr\t%1, 3(%2)\n\t"
385 #ifdef __LITTLE_ENDIAN
386 "1:\tswl\t%1, 3(%2)\n"
387 "2:\tswr\t%1, (%2)\n\t"
391 ".section\t.fixup,\"ax\"\n\t"
395 ".section\t__ex_table,\"a\"\n\t"
396 STR(PTR
)"\t1b, 4b\n\t"
397 STR(PTR
)"\t2b, 4b\n\t"
400 : "r" (value
), "r" (addr
), "i" (-EFAULT
));
403 compute_return_epc(regs
);
409 * A 32-bit kernel might be running on a 64-bit processor. But
410 * if we're on a 32-bit processor and an i-cache incoherency
411 * or race makes us see a 64-bit instruction here the sdl/sdr
412 * would blow up, so for now we don't handle unaligned 64-bit
413 * instructions on 32-bit kernels.
415 if (!access_ok(VERIFY_WRITE
, addr
, 8))
418 value
= regs
->regs
[insn
.i_format
.rt
];
419 __asm__
__volatile__ (
422 "2:\tsdr\t%1, 7(%2)\n\t"
424 #ifdef __LITTLE_ENDIAN
425 "1:\tsdl\t%1, 7(%2)\n"
426 "2:\tsdr\t%1, (%2)\n\t"
430 ".section\t.fixup,\"ax\"\n\t"
434 ".section\t__ex_table,\"a\"\n\t"
435 STR(PTR
)"\t1b, 4b\n\t"
436 STR(PTR
)"\t2b, 4b\n\t"
439 : "r" (value
), "r" (addr
), "i" (-EFAULT
));
442 compute_return_epc(regs
);
444 #endif /* CONFIG_64BIT */
446 /* Cannot handle 64-bit instructions in 32-bit kernel */
454 * I herewith declare: this does not happen. So send SIGBUS.
459 * COP2 is available to implementor for application specific use.
460 * It's up to applications to register a notifier chain and do
461 * whatever they have to do, including possible sending of signals.
464 cu2_notifier_call_chain(CU2_LWC2_OP
, regs
);
468 cu2_notifier_call_chain(CU2_LDC2_OP
, regs
);
472 cu2_notifier_call_chain(CU2_SWC2_OP
, regs
);
476 cu2_notifier_call_chain(CU2_SDC2_OP
, regs
);
481 * Pheeee... We encountered an yet unknown instruction or
482 * cache coherence problem. Die sucker, die ...
487 #ifdef CONFIG_DEBUG_FS
488 unaligned_instructions
++;
494 /* Did we have an exception handler installed? */
495 if (fixup_exception(regs
))
498 die_if_kernel("Unhandled kernel unaligned access", regs
);
499 force_sig(SIGSEGV
, current
);
504 die_if_kernel("Unhandled kernel unaligned access", regs
);
505 force_sig(SIGBUS
, current
);
510 die_if_kernel("Unhandled kernel unaligned access or invalid instruction", regs
);
511 force_sig(SIGILL
, current
);
514 asmlinkage
void do_ade(struct pt_regs
*regs
)
516 unsigned int __user
*pc
;
519 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS
,
520 1, 0, regs
, regs
->cp0_badvaddr
);
522 * Did we catch a fault trying to load an instruction?
523 * Or are we running in MIPS16 mode?
525 if ((regs
->cp0_badvaddr
== regs
->cp0_epc
) || (regs
->cp0_epc
& 0x1))
528 pc
= (unsigned int __user
*) exception_epc(regs
);
529 if (user_mode(regs
) && !test_thread_flag(TIF_FIXADE
))
531 if (unaligned_action
== UNALIGNED_ACTION_SIGNAL
)
533 else if (unaligned_action
== UNALIGNED_ACTION_SHOW
)
534 show_registers(regs
);
537 * Do branch emulation only if we didn't forward the exception.
538 * This is all so but ugly ...
541 if (!user_mode(regs
))
543 emulate_load_store_insn(regs
, (void __user
*)regs
->cp0_badvaddr
, pc
);
549 die_if_kernel("Kernel unaligned instruction access", regs
);
550 force_sig(SIGBUS
, current
);
553 * XXX On return from the signal handler we should advance the epc
557 #ifdef CONFIG_DEBUG_FS
558 extern struct dentry
*mips_debugfs_dir
;
559 static int __init
debugfs_unaligned(void)
563 if (!mips_debugfs_dir
)
565 d
= debugfs_create_u32("unaligned_instructions", S_IRUGO
,
566 mips_debugfs_dir
, &unaligned_instructions
);
569 d
= debugfs_create_u32("unaligned_action", S_IRUGO
| S_IWUSR
,
570 mips_debugfs_dir
, &unaligned_action
);
575 __initcall(debugfs_unaligned
);