2 * linux/arch/arm/mach-pxa/irq.c
4 * Generic PXA IRQ handling
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/init.h>
16 #include <linux/module.h>
17 #include <linux/interrupt.h>
18 #include <linux/syscore_ops.h>
20 #include <linux/irq.h>
22 #include <mach/hardware.h>
23 #include <mach/irqs.h>
24 #include <mach/gpio.h>
28 #define IRQ_BASE (void __iomem *)io_p2v(0x40d00000)
37 #define IPR(i) (((i) < 32) ? (0x01c + ((i) << 2)) : \
38 ((i) < 64) ? (0x0b0 + (((i) - 32) << 2)) : \
39 (0x144 + (((i) - 64) << 2)))
40 #define ICHP_VAL_IRQ (1 << 31)
41 #define ICHP_IRQ(i) (((i) >> 16) & 0x7fff)
42 #define IPR_VALID (1 << 31)
43 #define IRQ_BIT(n) (((n) - PXA_IRQ(0)) & 0x1f)
45 #define MAX_INTERNAL_IRQS 128
48 * This is for peripheral IRQs internal to the PXA chip.
51 static int pxa_internal_irq_nr
;
53 static inline int cpu_has_ipr(void)
55 return !cpu_is_pxa25x();
58 static inline void __iomem
*irq_base(int i
)
60 static unsigned long phys_base
[] = {
66 return (void __iomem
*)io_p2v(phys_base
[i
]);
69 void pxa_mask_irq(struct irq_data
*d
)
71 void __iomem
*base
= irq_data_get_irq_chip_data(d
);
72 uint32_t icmr
= __raw_readl(base
+ ICMR
);
74 icmr
&= ~(1 << IRQ_BIT(d
->irq
));
75 __raw_writel(icmr
, base
+ ICMR
);
78 void pxa_unmask_irq(struct irq_data
*d
)
80 void __iomem
*base
= irq_data_get_irq_chip_data(d
);
81 uint32_t icmr
= __raw_readl(base
+ ICMR
);
83 icmr
|= 1 << IRQ_BIT(d
->irq
);
84 __raw_writel(icmr
, base
+ ICMR
);
87 static struct irq_chip pxa_internal_irq_chip
= {
89 .irq_ack
= pxa_mask_irq
,
90 .irq_mask
= pxa_mask_irq
,
91 .irq_unmask
= pxa_unmask_irq
,
95 * GPIO IRQs for GPIO 0 and 1
97 static int pxa_set_low_gpio_type(struct irq_data
*d
, unsigned int type
)
99 int gpio
= d
->irq
- IRQ_GPIO0
;
101 if (__gpio_is_occupied(gpio
)) {
102 pr_err("%s failed: GPIO is configured\n", __func__
);
106 if (type
& IRQ_TYPE_EDGE_RISING
)
107 GRER0
|= GPIO_bit(gpio
);
109 GRER0
&= ~GPIO_bit(gpio
);
111 if (type
& IRQ_TYPE_EDGE_FALLING
)
112 GFER0
|= GPIO_bit(gpio
);
114 GFER0
&= ~GPIO_bit(gpio
);
119 static void pxa_ack_low_gpio(struct irq_data
*d
)
121 GEDR0
= (1 << (d
->irq
- IRQ_GPIO0
));
124 static struct irq_chip pxa_low_gpio_chip
= {
126 .irq_ack
= pxa_ack_low_gpio
,
127 .irq_mask
= pxa_mask_irq
,
128 .irq_unmask
= pxa_unmask_irq
,
129 .irq_set_type
= pxa_set_low_gpio_type
,
132 asmlinkage
void __exception_irq_entry
icip_handle_irq(struct pt_regs
*regs
)
134 uint32_t icip
, icmr
, mask
;
137 icip
= __raw_readl(IRQ_BASE
+ ICIP
);
138 icmr
= __raw_readl(IRQ_BASE
+ ICMR
);
144 handle_IRQ(PXA_IRQ(fls(mask
) - 1), regs
);
148 asmlinkage
void __exception_irq_entry
ichp_handle_irq(struct pt_regs
*regs
)
153 __asm__
__volatile__("mrc p6, 0, %0, c5, c0, 0\n": "=r"(ichp
));
155 if ((ichp
& ICHP_VAL_IRQ
) == 0)
158 handle_IRQ(PXA_IRQ(ICHP_IRQ(ichp
)), regs
);
162 static void __init
pxa_init_low_gpio_irq(set_wake_t fn
)
166 /* clear edge detection on GPIO 0 and 1 */
171 for (irq
= IRQ_GPIO0
; irq
<= IRQ_GPIO1
; irq
++) {
172 irq_set_chip_and_handler(irq
, &pxa_low_gpio_chip
,
174 irq_set_chip_data(irq
, irq_base(0));
175 set_irq_flags(irq
, IRQF_VALID
);
178 pxa_low_gpio_chip
.irq_set_wake
= fn
;
181 void __init
pxa_init_irq(int irq_nr
, set_wake_t fn
)
185 BUG_ON(irq_nr
> MAX_INTERNAL_IRQS
);
187 pxa_internal_irq_nr
= irq_nr
;
189 for (n
= 0; n
< irq_nr
; n
+= 32) {
190 void __iomem
*base
= irq_base(n
>> 5);
192 __raw_writel(0, base
+ ICMR
); /* disable all IRQs */
193 __raw_writel(0, base
+ ICLR
); /* all IRQs are IRQ, not FIQ */
194 for (i
= n
; (i
< (n
+ 32)) && (i
< irq_nr
); i
++) {
195 /* initialize interrupt priority */
197 __raw_writel(i
| IPR_VALID
, IRQ_BASE
+ IPR(i
));
200 irq_set_chip_and_handler(irq
, &pxa_internal_irq_chip
,
202 irq_set_chip_data(irq
, base
);
203 set_irq_flags(irq
, IRQF_VALID
);
207 /* only unmasked interrupts kick us out of idle */
208 __raw_writel(1, irq_base(0) + ICCR
);
210 pxa_internal_irq_chip
.irq_set_wake
= fn
;
211 pxa_init_low_gpio_irq(fn
);
215 static unsigned long saved_icmr
[MAX_INTERNAL_IRQS
/32];
216 static unsigned long saved_ipr
[MAX_INTERNAL_IRQS
];
218 static int pxa_irq_suspend(void)
222 for (i
= 0; i
< pxa_internal_irq_nr
/ 32; i
++) {
223 void __iomem
*base
= irq_base(i
);
225 saved_icmr
[i
] = __raw_readl(base
+ ICMR
);
226 __raw_writel(0, base
+ ICMR
);
230 for (i
= 0; i
< pxa_internal_irq_nr
; i
++)
231 saved_ipr
[i
] = __raw_readl(IRQ_BASE
+ IPR(i
));
237 static void pxa_irq_resume(void)
241 for (i
= 0; i
< pxa_internal_irq_nr
/ 32; i
++) {
242 void __iomem
*base
= irq_base(i
);
244 __raw_writel(saved_icmr
[i
], base
+ ICMR
);
245 __raw_writel(0, base
+ ICLR
);
249 for (i
= 0; i
< pxa_internal_irq_nr
; i
++)
250 __raw_writel(saved_ipr
[i
], IRQ_BASE
+ IPR(i
));
252 __raw_writel(1, IRQ_BASE
+ ICCR
);
255 #define pxa_irq_suspend NULL
256 #define pxa_irq_resume NULL
259 struct syscore_ops pxa_irq_syscore_ops
= {
260 .suspend
= pxa_irq_suspend
,
261 .resume
= pxa_irq_resume
,