1 /************************************************************************
2 * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
3 * Copyright(c) 2002-2007 Neterion Inc.
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
17 #define s2BIT(loc) (0x8000000000000000ULL >> (loc))
18 #define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
19 #define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
33 #define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
34 #define S2IO_DISABLE_MAC_ENTRY 0xFFFFFFFFFFFFULL
35 #define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
36 #define S2IO_BIT_RESET 1
37 #define S2IO_BIT_SET 2
38 #define CHECKBIT(value, nbit) (value & (1 << nbit))
40 /* Maximum time to flicker LED when asked to identify NIC using ethtool */
41 #define MAX_FLICKER_TIME 60000 /* 60 Secs */
43 /* Maximum outstanding splits to be configured into xena. */
45 XENA_ONE_SPLIT_TRANSACTION
= 0,
46 XENA_TWO_SPLIT_TRANSACTION
= 1,
47 XENA_THREE_SPLIT_TRANSACTION
= 2,
48 XENA_FOUR_SPLIT_TRANSACTION
= 3,
49 XENA_EIGHT_SPLIT_TRANSACTION
= 4,
50 XENA_TWELVE_SPLIT_TRANSACTION
= 5,
51 XENA_SIXTEEN_SPLIT_TRANSACTION
= 6,
52 XENA_THIRTYTWO_SPLIT_TRANSACTION
= 7
54 #define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
56 /* OS concerned variables and constants */
57 #define WATCH_DOG_TIMEOUT 15*HZ
59 #define ALIGN_SIZE 127
60 #define PCIX_COMMAND_REGISTER 0x62
63 * Debug related variables.
65 /* different debug levels. */
72 /* Global variable that defines the present debug level of the driver. */
73 static int debug_level
= ERR_DBG
;
75 /* DEBUG message print. */
76 #define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
78 #ifndef DMA_ERROR_CODE
79 #define DMA_ERROR_CODE (~(dma_addr_t)0x0)
82 /* Protocol assist features of the NIC */
83 #define L3_CKSUM_OK 0xFFFF
84 #define L4_CKSUM_OK 0xFFFF
85 #define S2IO_JUMBO_SIZE 9600
87 /* Driver statistics maintained by driver */
89 unsigned long long single_ecc_errs
;
90 unsigned long long double_ecc_errs
;
91 unsigned long long parity_err_cnt
;
92 unsigned long long serious_err_cnt
;
93 unsigned long long soft_reset_cnt
;
94 unsigned long long fifo_full_cnt
;
95 unsigned long long ring_full_cnt
[8];
97 unsigned long long clubbed_frms_cnt
;
98 unsigned long long sending_both
;
99 unsigned long long outof_sequence_pkts
;
100 unsigned long long flush_max_pkts
;
101 unsigned long long sum_avg_pkts_aggregated
;
102 unsigned long long num_aggregations
;
103 /* Other statistics */
104 unsigned long long mem_alloc_fail_cnt
;
105 unsigned long long pci_map_fail_cnt
;
106 unsigned long long watchdog_timer_cnt
;
107 unsigned long long mem_allocated
;
108 unsigned long long mem_freed
;
109 unsigned long long link_up_cnt
;
110 unsigned long long link_down_cnt
;
111 unsigned long long link_up_time
;
112 unsigned long long link_down_time
;
114 /* Transfer Code statistics */
115 unsigned long long tx_buf_abort_cnt
;
116 unsigned long long tx_desc_abort_cnt
;
117 unsigned long long tx_parity_err_cnt
;
118 unsigned long long tx_link_loss_cnt
;
119 unsigned long long tx_list_proc_err_cnt
;
121 unsigned long long rx_parity_err_cnt
;
122 unsigned long long rx_abort_cnt
;
123 unsigned long long rx_parity_abort_cnt
;
124 unsigned long long rx_rda_fail_cnt
;
125 unsigned long long rx_unkn_prot_cnt
;
126 unsigned long long rx_fcs_err_cnt
;
127 unsigned long long rx_buf_size_err_cnt
;
128 unsigned long long rx_rxd_corrupt_cnt
;
129 unsigned long long rx_unkn_err_cnt
;
131 /* Error/alarm statistics*/
132 unsigned long long tda_err_cnt
;
133 unsigned long long pfc_err_cnt
;
134 unsigned long long pcc_err_cnt
;
135 unsigned long long tti_err_cnt
;
136 unsigned long long lso_err_cnt
;
137 unsigned long long tpa_err_cnt
;
138 unsigned long long sm_err_cnt
;
139 unsigned long long mac_tmac_err_cnt
;
140 unsigned long long mac_rmac_err_cnt
;
141 unsigned long long xgxs_txgxs_err_cnt
;
142 unsigned long long xgxs_rxgxs_err_cnt
;
143 unsigned long long rc_err_cnt
;
144 unsigned long long prc_pcix_err_cnt
;
145 unsigned long long rpa_err_cnt
;
146 unsigned long long rda_err_cnt
;
147 unsigned long long rti_err_cnt
;
148 unsigned long long mc_err_cnt
;
152 /* Xpak releated alarm and warnings */
154 u64 alarm_transceiver_temp_high
;
155 u64 alarm_transceiver_temp_low
;
156 u64 alarm_laser_bias_current_high
;
157 u64 alarm_laser_bias_current_low
;
158 u64 alarm_laser_output_power_high
;
159 u64 alarm_laser_output_power_low
;
160 u64 warn_transceiver_temp_high
;
161 u64 warn_transceiver_temp_low
;
162 u64 warn_laser_bias_current_high
;
163 u64 warn_laser_bias_current_low
;
164 u64 warn_laser_output_power_high
;
165 u64 warn_laser_output_power_low
;
167 u32 xpak_timer_count
;
171 /* The statistics block of Xena */
173 /* Tx MAC statistics counters. */
174 __le32 tmac_data_octets
;
176 __le64 tmac_drop_frms
;
177 __le32 tmac_bcst_frms
;
178 __le32 tmac_mcst_frms
;
179 __le64 tmac_pause_ctrl_frms
;
180 __le32 tmac_ucst_frms
;
181 __le32 tmac_ttl_octets
;
182 __le32 tmac_any_err_frms
;
183 __le32 tmac_nucst_frms
;
184 __le64 tmac_ttl_less_fb_octets
;
185 __le64 tmac_vld_ip_octets
;
194 /* Rx MAC Statistics counters. */
195 __le32 rmac_data_octets
;
196 __le32 rmac_vld_frms
;
197 __le64 rmac_fcs_err_frms
;
198 __le64 rmac_drop_frms
;
199 __le32 rmac_vld_bcst_frms
;
200 __le32 rmac_vld_mcst_frms
;
201 __le32 rmac_out_rng_len_err_frms
;
202 __le32 rmac_in_rng_len_err_frms
;
203 __le64 rmac_long_frms
;
204 __le64 rmac_pause_ctrl_frms
;
205 __le64 rmac_unsup_ctrl_frms
;
206 __le32 rmac_accepted_ucst_frms
;
207 __le32 rmac_ttl_octets
;
208 __le32 rmac_discarded_frms
;
209 __le32 rmac_accepted_nucst_frms
;
211 __le32 rmac_drop_events
;
212 __le64 rmac_ttl_less_fb_octets
;
213 __le64 rmac_ttl_frms
;
215 __le32 rmac_usized_frms
;
217 __le32 rmac_frag_frms
;
218 __le32 rmac_osized_frms
;
220 __le32 rmac_jabber_frms
;
221 __le64 rmac_ttl_64_frms
;
222 __le64 rmac_ttl_65_127_frms
;
224 __le64 rmac_ttl_128_255_frms
;
225 __le64 rmac_ttl_256_511_frms
;
227 __le64 rmac_ttl_512_1023_frms
;
228 __le64 rmac_ttl_1024_1518_frms
;
231 __le64 rmac_ip_octets
;
233 __le32 rmac_hdr_err_ip
;
237 __le32 rmac_err_drp_udp
;
239 __le64 rmac_xgmii_err_sym
;
257 __le32 rmac_pause_cnt
;
258 __le64 rmac_xgmii_data_err_cnt
;
259 __le64 rmac_xgmii_ctrl_err_cnt
;
261 __le32 rmac_accepted_ip
;
263 /* PCI/PCI-X Read transaction statistics. */
264 __le32 new_rd_req_cnt
;
267 __le32 new_rd_req_rtry_cnt
;
269 /* PCI/PCI-X Write/Read transaction statistics. */
271 __le32 wr_rtry_rd_ack_cnt
;
272 __le32 new_wr_req_rtry_cnt
;
273 __le32 new_wr_req_cnt
;
277 /* PCI/PCI-X Write / DMA Transaction statistics. */
279 __le32 rd_rtry_wr_ack_cnt
;
287 /* Tx MAC statistics overflow counters. */
288 __le32 tmac_data_octets_oflow
;
289 __le32 tmac_frms_oflow
;
290 __le32 tmac_bcst_frms_oflow
;
291 __le32 tmac_mcst_frms_oflow
;
292 __le32 tmac_ucst_frms_oflow
;
293 __le32 tmac_ttl_octets_oflow
;
294 __le32 tmac_any_err_frms_oflow
;
295 __le32 tmac_nucst_frms_oflow
;
296 __le64 tmac_vlan_frms
;
297 __le32 tmac_drop_ip_oflow
;
298 __le32 tmac_vld_ip_oflow
;
299 __le32 tmac_rst_tcp_oflow
;
300 __le32 tmac_icmp_oflow
;
301 __le32 tpa_unknown_protocol
;
302 __le32 tmac_udp_oflow
;
304 __le32 tpa_parse_failure
;
306 /* Rx MAC Statistics overflow counters. */
307 __le32 rmac_data_octets_oflow
;
308 __le32 rmac_vld_frms_oflow
;
309 __le32 rmac_vld_bcst_frms_oflow
;
310 __le32 rmac_vld_mcst_frms_oflow
;
311 __le32 rmac_accepted_ucst_frms_oflow
;
312 __le32 rmac_ttl_octets_oflow
;
313 __le32 rmac_discarded_frms_oflow
;
314 __le32 rmac_accepted_nucst_frms_oflow
;
315 __le32 rmac_usized_frms_oflow
;
316 __le32 rmac_drop_events_oflow
;
317 __le32 rmac_frag_frms_oflow
;
318 __le32 rmac_osized_frms_oflow
;
319 __le32 rmac_ip_oflow
;
320 __le32 rmac_jabber_frms_oflow
;
321 __le32 rmac_icmp_oflow
;
322 __le32 rmac_drop_ip_oflow
;
323 __le32 rmac_err_drp_udp_oflow
;
324 __le32 rmac_udp_oflow
;
326 __le32 rmac_pause_cnt_oflow
;
327 __le64 rmac_ttl_1519_4095_frms
;
328 __le64 rmac_ttl_4096_8191_frms
;
329 __le64 rmac_ttl_8192_max_frms
;
330 __le64 rmac_ttl_gt_max_frms
;
331 __le64 rmac_osized_alt_frms
;
332 __le64 rmac_jabber_alt_frms
;
333 __le64 rmac_gt_max_alt_frms
;
334 __le64 rmac_vlan_frms
;
335 __le32 rmac_len_discard
;
336 __le32 rmac_fcs_discard
;
337 __le32 rmac_pf_discard
;
338 __le32 rmac_da_discard
;
339 __le32 rmac_red_discard
;
340 __le32 rmac_rts_discard
;
342 __le32 rmac_ingm_full_discard
;
344 __le32 rmac_accepted_ip_oflow
;
346 __le32 link_fault_cnt
;
348 struct swStat sw_stat
;
349 struct xpakStat xpak_stat
;
352 /* Default value for 'vlan_strip_tag' configuration parameter */
353 #define NO_STRIP_IN_PROMISC 2
356 * Structures representing different init time configuration
357 * parameters of the NIC.
360 #define MAX_TX_FIFOS 8
361 #define MAX_RX_RINGS 8
363 #define FIFO_DEFAULT_NUM 5
364 #define FIFO_UDP_MAX_NUM 2 /* 0 - even, 1 -odd ports */
365 #define FIFO_OTHER_MAX_NUM 1
368 #define MAX_RX_DESC_1 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 127 )
369 #define MAX_RX_DESC_2 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
370 #define MAX_RX_DESC_3 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
371 #define MAX_TX_DESC (MAX_AVAILABLE_TXDS)
373 /* FIFO mappings for all possible number of fifos configured */
374 static int fifo_map
[][MAX_TX_FIFOS
] = {
375 {0, 0, 0, 0, 0, 0, 0, 0},
376 {0, 0, 0, 0, 1, 1, 1, 1},
377 {0, 0, 0, 1, 1, 1, 2, 2},
378 {0, 0, 1, 1, 2, 2, 3, 3},
379 {0, 0, 1, 1, 2, 2, 3, 4},
380 {0, 0, 1, 1, 2, 3, 4, 5},
381 {0, 0, 1, 2, 3, 4, 5, 6},
382 {0, 1, 2, 3, 4, 5, 6, 7},
385 static u16 fifo_selector
[MAX_TX_FIFOS
] = {0, 1, 3, 3, 7, 7, 7, 7};
387 /* Maintains Per FIFO related information. */
388 struct tx_fifo_config
{
389 #define MAX_AVAILABLE_TXDS 8192
390 u32 fifo_len
; /* specifies len of FIFO upto 8192, ie no of TxDLs */
391 /* Priority definition */
392 #define TX_FIFO_PRI_0 0 /*Highest */
393 #define TX_FIFO_PRI_1 1
394 #define TX_FIFO_PRI_2 2
395 #define TX_FIFO_PRI_3 3
396 #define TX_FIFO_PRI_4 4
397 #define TX_FIFO_PRI_5 5
398 #define TX_FIFO_PRI_6 6
399 #define TX_FIFO_PRI_7 7 /*lowest */
400 u8 fifo_priority
; /* specifies pointer level for FIFO */
401 /* user should not set twos fifos with same pri */
403 #define NO_SNOOP_TXD 0x01
404 #define NO_SNOOP_TXD_BUFFER 0x02
408 /* Maintains per Ring related information */
409 struct rx_ring_config
{
410 u32 num_rxd
; /*No of RxDs per Rx Ring */
411 #define RX_RING_PRI_0 0 /* highest */
412 #define RX_RING_PRI_1 1
413 #define RX_RING_PRI_2 2
414 #define RX_RING_PRI_3 3
415 #define RX_RING_PRI_4 4
416 #define RX_RING_PRI_5 5
417 #define RX_RING_PRI_6 6
418 #define RX_RING_PRI_7 7 /* lowest */
420 u8 ring_priority
; /*Specifies service priority of ring */
421 /* OSM should not set any two rings with same priority */
422 u8 ring_org
; /*Organization of ring */
423 #define RING_ORG_BUFF1 0x01
424 #define RX_RING_ORG_BUFF3 0x03
425 #define RX_RING_ORG_BUFF5 0x05
428 #define NO_SNOOP_RXD 0x01
429 #define NO_SNOOP_RXD_BUFFER 0x02
432 /* This structure provides contains values of the tunable parameters
435 struct config_param
{
437 u32 tx_fifo_num
; /*Number of Tx FIFOs */
439 /* 0-No steering, 1-Priority steering, 2-Default fifo map */
440 #define NO_STEERING 0
441 #define TX_PRIORITY_STEERING 0x1
442 #define TX_DEFAULT_STEERING 0x2
445 u8 fifo_mapping
[MAX_TX_FIFOS
];
446 struct tx_fifo_config tx_cfg
[MAX_TX_FIFOS
]; /*Per-Tx FIFO config */
447 u32 max_txds
; /*Max no. of Tx buffer descriptor per TxDL */
454 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
457 u32 rx_ring_num
; /*Number of receive rings */
458 #define MAX_RX_BLOCKS_PER_RING 150
460 struct rx_ring_config rx_cfg
[MAX_RX_RINGS
]; /*Per-Rx Ring config */
462 #define HEADER_ETHERNET_II_802_3_SIZE 14
463 #define HEADER_802_2_SIZE 3
464 #define HEADER_SNAP_SIZE 5
465 #define HEADER_VLAN_SIZE 4
468 #define MAX_PYLD 1500
469 #define MAX_MTU (MAX_PYLD+18)
470 #define MAX_MTU_VLAN (MAX_PYLD+22)
471 #define MAX_PYLD_JUMBO 9600
472 #define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
473 #define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
475 int max_mc_addr
; /* xena=64 herc=256 */
476 int max_mac_addr
; /* xena=16 herc=64 */
477 int mc_start_offset
; /* xena=16 herc=64 */
481 /* Structure representing MAC Addrs */
483 u8 mac_addr
[ETH_ALEN
];
486 /* Structure that represent every FIFO element in the BAR1
489 struct TxFIFO_element
{
493 #define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
494 #define TX_FIFO_FIRST_LIST s2BIT(14)
495 #define TX_FIFO_LAST_LIST s2BIT(15)
496 #define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
497 #define TX_FIFO_SPECIAL_FUNC s2BIT(23)
498 #define TX_FIFO_DS_NO_SNOOP s2BIT(31)
499 #define TX_FIFO_BUFF_NO_SNOOP s2BIT(30)
502 /* Tx descriptor structure */
506 #define TXD_LIST_OWN_XENA s2BIT(7)
507 #define TXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
508 #define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
509 #define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
510 #define TXD_GATHER_CODE (s2BIT(22) | s2BIT(23))
511 #define TXD_GATHER_CODE_FIRST s2BIT(22)
512 #define TXD_GATHER_CODE_LAST s2BIT(23)
513 #define TXD_TCP_LSO_EN s2BIT(30)
514 #define TXD_UDP_COF_EN s2BIT(31)
515 #define TXD_UFO_EN s2BIT(31) | s2BIT(30)
516 #define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
517 #define TXD_UFO_MSS(val) vBIT(val,34,14)
518 #define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
521 #define TXD_TX_CKO_CONTROL (s2BIT(5)|s2BIT(6)|s2BIT(7))
522 #define TXD_TX_CKO_IPV4_EN s2BIT(5)
523 #define TXD_TX_CKO_TCP_EN s2BIT(6)
524 #define TXD_TX_CKO_UDP_EN s2BIT(7)
525 #define TXD_VLAN_ENABLE s2BIT(15)
526 #define TXD_VLAN_TAG(val) vBIT(val,16,16)
527 #define TXD_INT_NUMBER(val) vBIT(val,34,6)
528 #define TXD_INT_TYPE_PER_LIST s2BIT(47)
529 #define TXD_INT_TYPE_UTILZ s2BIT(46)
530 #define TXD_SET_MARKER vBIT(0x6,0,4)
533 u64 Host_Control
; /* reserved for host */
536 /* Structure to hold the phy and virt addr of every TxDL. */
537 struct list_info_hold
{
538 dma_addr_t list_phy_addr
;
539 void *list_virt_addr
;
542 /* Rx descriptor structure for 1 buffer mode */
544 u64 Host_Control
; /* reserved for host */
546 #define RXD_OWN_XENA s2BIT(7)
547 #define RXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
548 #define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
549 #define RXD_FRAME_VLAN_TAG s2BIT(24)
550 #define RXD_FRAME_PROTO_IPV4 s2BIT(27)
551 #define RXD_FRAME_PROTO_IPV6 s2BIT(28)
552 #define RXD_FRAME_IP_FRAG s2BIT(29)
553 #define RXD_FRAME_PROTO_TCP s2BIT(30)
554 #define RXD_FRAME_PROTO_UDP s2BIT(31)
555 #define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
556 #define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
557 #define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
560 #define THE_RXD_MARK 0x3
561 #define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
562 #define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
564 #define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
565 #define SET_VLAN_TAG(val) vBIT(val,48,16)
566 #define SET_NUM_TAG(val) vBIT(val,16,32)
570 /* Rx descriptor structure for 1 buffer mode */
574 #define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
575 #define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
576 #define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
577 (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
580 /* Rx descriptor structure for 3 or 2 buffer mode */
585 #define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
586 #define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
587 #define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
588 #define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
589 #define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
590 #define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
591 #define RXD_GET_BUFFER0_SIZE_3(Control_2) \
592 (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
593 #define RXD_GET_BUFFER1_SIZE_3(Control_2) \
594 (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
595 #define RXD_GET_BUFFER2_SIZE_3(Control_2) \
596 (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
606 /* Structure that represents the Rx descriptor block which contains
607 * 128 Rx descriptors.
610 #define MAX_RXDS_PER_BLOCK_1 127
611 struct RxD1 rxd
[MAX_RXDS_PER_BLOCK_1
];
614 #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
615 u64 reserved_1
; /* 0xFEFFFFFFFFFFFFFF to mark last
617 u64 reserved_2_pNext_RxD_block
; /* Logical ptr to next */
618 u64 pNext_RxD_Blk_physical
; /* Buff0_ptr.In a 32 bit arch
619 * the upper 32 bits should
623 #define SIZE_OF_BLOCK 4096
625 #define RXD_MODE_1 0 /* One Buffer mode */
626 #define RXD_MODE_3B 1 /* Two Buffer mode */
628 /* Structure to hold virtual addresses of Buf0 and Buf1 in
637 /* Structure which stores all the MAC control parameters */
639 /* This structure stores the offset of the RxD in the ring
640 * from which the Rx Interrupt processor can start picking
641 * up the RxDs for processing.
643 struct rx_curr_get_info
{
649 struct rx_curr_put_info
{
655 /* This structure stores the offset of the TxDl in the FIFO
656 * from which the Tx Interrupt processor can start picking
657 * up the TxDLs for send complete interrupt processing.
659 struct tx_curr_get_info
{
664 struct tx_curr_put_info
{
674 /* Structure that holds the Phy and virt addresses of the Blocks */
675 struct rx_block_info
{
676 void *block_virt_addr
;
677 dma_addr_t block_dma_addr
;
678 struct rxd_info
*rxds
;
681 /* Data structure to represent a LRO session */
683 struct sk_buff
*parent
;
684 struct sk_buff
*last_frag
;
699 } ____cacheline_aligned
;
701 /* Ring specific structure */
703 /* The ring number */
706 /* per-ring buffer counter */
709 #define MAX_LRO_SESSIONS 32
710 struct lro lro0_n
[MAX_LRO_SESSIONS
];
713 /* copy of sp->rxd_mode flag */
716 /* Number of rxds per block for the rxd_mode */
719 /* copy of sp pointer */
720 struct s2io_nic
*nic
;
722 /* copy of sp->dev pointer */
723 struct net_device
*dev
;
725 /* copy of sp->pdev pointer */
726 struct pci_dev
*pdev
;
729 * Place holders for the virtual and physical addresses of
732 struct rx_block_info rx_blocks
[MAX_RX_BLOCKS_PER_RING
];
737 * Put pointer info which indictes which RxD has to be replenished
740 struct rx_curr_put_info rx_curr_put_info
;
743 * Get pointer info which indictes which is the last RxD that was
744 * processed by the driver.
746 struct rx_curr_get_info rx_curr_get_info
;
748 /* interface MTU value */
751 /* Buffer Address store. */
754 /* per-Ring statistics */
755 unsigned long rx_packets
;
756 unsigned long rx_bytes
;
757 } ____cacheline_aligned
;
759 /* Fifo specific structure */
764 /* Maximum TxDs per TxDL */
767 /* Place holder of all the TX List's Phy and Virt addresses. */
768 struct list_info_hold
*list_info
;
771 * Current offset within the tx FIFO where driver would write
774 struct tx_curr_put_info tx_curr_put_info
;
777 * Current offset within tx FIFO from where the driver would start freeing
780 struct tx_curr_get_info tx_curr_get_info
;
781 #define FIFO_QUEUE_START 0
782 #define FIFO_QUEUE_STOP 1
785 /* copy of sp->dev pointer */
786 struct net_device
*dev
;
788 /* copy of multiq status */
794 /* Per fifo UFO in band structure */
797 struct s2io_nic
*nic
;
798 } ____cacheline_aligned
;
800 /* Information related to the Tx and Rx FIFOs and Rings of Xena
801 * is maintained in this structure.
805 /* logical pointer of start of each Tx FIFO */
806 struct TxFIFO_element __iomem
*tx_FIFO_start
[MAX_TX_FIFOS
];
808 /* Fifo specific structure */
809 struct fifo_info fifos
[MAX_TX_FIFOS
];
811 /* Save virtual address of TxD page with zero DMA addr(if any) */
812 void *zerodma_virt_addr
;
815 /* Ring specific structure */
816 struct ring_info rings
[MAX_RX_RINGS
];
819 u16 mc_pause_threshold_q0q3
;
820 u16 mc_pause_threshold_q4q7
;
822 void *stats_mem
; /* orignal pointer to allocated mem */
823 dma_addr_t stats_mem_phy
; /* Physical address of the stat block */
825 struct stat_block
*stats_info
; /* Logical address of the stat block */
828 /* structure representing the user defined MAC addresses */
834 /* Default Tunable parameters of the NIC. */
835 #define DEFAULT_FIFO_0_LEN 4096
836 #define DEFAULT_FIFO_1_7_LEN 512
837 #define SMALL_BLK_CNT 30
838 #define LARGE_BLK_CNT 100
841 * Structure to keep track of the MSI-X vectors and the corresponding
842 * argument registered against each vector
844 #define MAX_REQUESTED_MSI_X 17
845 struct s2io_msix_entry
852 #define MSIX_FIFO_TYPE 1
853 #define MSIX_RING_TYPE 2
856 #define MSIX_REGISTERED_SUCCESS 0xAA
859 struct msix_info_st
{
864 /* These flags represent the devices temporary state */
865 enum s2io_device_state_t
867 __S2IO_STATE_LINK_TASK
=0,
871 /* Structure representing one instance of the NIC */
875 * Count of packets to be processed in a given iteration, it will be indicated
876 * by the quota field of the device structure when NAPI is enabled.
879 struct net_device
*dev
;
880 struct napi_struct napi
;
881 struct mac_info mac_control
;
882 struct config_param config
;
883 struct pci_dev
*pdev
;
886 #define MAX_MAC_SUPPORTED 16
887 #define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
889 struct mac_addr def_mac_addr
[256];
891 struct net_device_stats stats
;
893 int device_enabled_once
;
897 /* Timer that handles I/O errors/exceptions */
898 struct timer_list alarm_timer
;
900 /* Space to back up the PCI config space */
901 u32 config_space
[256 / sizeof(u32
)];
906 #define MAX_ADDRS_SUPPORTED 64
909 struct usr_addr usr_addrs
[256];
915 /* Id timer, used to blink NIC to physically identify NIC. */
916 struct timer_list id_timer
;
918 /* Restart timer, used to restart NIC if the device is stuck and
919 * a schedule task that will set the correct Link state once the
920 * NIC's PHY has stabilized after a state change.
922 struct work_struct rst_timer_task
;
923 struct work_struct set_link_task
;
925 /* Flag that can be used to turn on or turn off the Rx checksum
930 /* Below variables are used for fifo selection to transmit a packet */
931 u16 fifo_selector
[MAX_TX_FIFOS
];
933 /* Total fifos for tcp packets */
937 * Beginning index of udp for udp packets
938 * Value will be equal to
939 * (tx_fifo_num - FIFO_UDP_MAX_NUM - FIFO_OTHER_MAX_NUM)
946 * Beginning index of fifo for all other packets
947 * Value will be equal to (tx_fifo_num - FIFO_OTHER_MAX_NUM)
951 /* after blink, the adapter must be restored with original
956 /* Last known link state. */
962 unsigned long long start_time
;
963 struct vlan_group
*vlgrp
;
964 #define MSIX_FLG 0xA5
965 struct msix_entry
*entries
;
967 wait_queue_head_t msi_wait
;
968 struct s2io_msix_entry
*s2io_entries
;
969 char desc
[MAX_REQUESTED_MSI_X
][25];
971 int avail_msix_vectors
; /* No. of MSI-X vectors granted by system */
973 struct msix_info_st msix_info
[0x3f];
975 #define XFRAME_I_DEVICE 1
976 #define XFRAME_II_DEVICE 2
979 unsigned long clubbed_frms_cnt
;
980 unsigned long sending_both
;
982 u16 lro_max_aggr_per_sess
;
983 volatile unsigned long state
;
984 u64 general_int_mask
;
985 #define VPD_STRING_LEN 80
986 u8 product_name
[VPD_STRING_LEN
];
987 u8 serial_num
[VPD_STRING_LEN
];
990 #define RESET_ERROR 1;
993 /* OS related system calls */
995 static inline u64
readq(void __iomem
*addr
)
998 ret
= readl(addr
+ 4);
1007 static inline void writeq(u64 val
, void __iomem
*addr
)
1009 writel((u32
) (val
), addr
);
1010 writel((u32
) (val
>> 32), (addr
+ 4));
1015 * Some registers have to be written in a particular order to
1016 * expect correct hardware operation. The macro SPECIAL_REG_WRITE
1017 * is used to perform such ordered writes. Defines UF (Upper First)
1018 * and LF (Lower First) will be used to specify the required write order.
1022 static inline void SPECIAL_REG_WRITE(u64 val
, void __iomem
*addr
, int order
)
1027 writel((u32
) (val
), addr
);
1029 writel((u32
) (val
>> 32), (addr
+ 4));
1030 ret
= readl(addr
+ 4);
1032 writel((u32
) (val
>> 32), (addr
+ 4));
1033 ret
= readl(addr
+ 4);
1034 writel((u32
) (val
), addr
);
1039 /* Interrupt related values of Xena */
1041 #define ENABLE_INTRS 1
1042 #define DISABLE_INTRS 2
1044 /* Highest level interrupt blocks */
1045 #define TX_PIC_INTR (0x0001<<0)
1046 #define TX_DMA_INTR (0x0001<<1)
1047 #define TX_MAC_INTR (0x0001<<2)
1048 #define TX_XGXS_INTR (0x0001<<3)
1049 #define TX_TRAFFIC_INTR (0x0001<<4)
1050 #define RX_PIC_INTR (0x0001<<5)
1051 #define RX_DMA_INTR (0x0001<<6)
1052 #define RX_MAC_INTR (0x0001<<7)
1053 #define RX_XGXS_INTR (0x0001<<8)
1054 #define RX_TRAFFIC_INTR (0x0001<<9)
1055 #define MC_INTR (0x0001<<10)
1056 #define ENA_ALL_INTRS ( TX_PIC_INTR | \
1068 /* Interrupt masks for the general interrupt mask register */
1069 #define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
1071 #define TXPIC_INT_M s2BIT(0)
1072 #define TXDMA_INT_M s2BIT(1)
1073 #define TXMAC_INT_M s2BIT(2)
1074 #define TXXGXS_INT_M s2BIT(3)
1075 #define TXTRAFFIC_INT_M s2BIT(8)
1076 #define PIC_RX_INT_M s2BIT(32)
1077 #define RXDMA_INT_M s2BIT(33)
1078 #define RXMAC_INT_M s2BIT(34)
1079 #define MC_INT_M s2BIT(35)
1080 #define RXXGXS_INT_M s2BIT(36)
1081 #define RXTRAFFIC_INT_M s2BIT(40)
1083 /* PIC level Interrupts TODO*/
1085 /* DMA level Inressupts */
1086 #define TXDMA_PFC_INT_M s2BIT(0)
1087 #define TXDMA_PCC_INT_M s2BIT(2)
1089 /* PFC block interrupts */
1090 #define PFC_MISC_ERR_1 s2BIT(0) /* Interrupt to indicate FIFO full */
1092 /* PCC block interrupts. */
1093 #define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
1094 PCC_FB_ECC Error. */
1096 #define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
1098 * Prototype declaration.
1100 static int __devinit
s2io_init_nic(struct pci_dev
*pdev
,
1101 const struct pci_device_id
*pre
);
1102 static void __devexit
s2io_rem_nic(struct pci_dev
*pdev
);
1103 static int init_shared_mem(struct s2io_nic
*sp
);
1104 static void free_shared_mem(struct s2io_nic
*sp
);
1105 static int init_nic(struct s2io_nic
*nic
);
1106 static void rx_intr_handler(struct ring_info
*ring_data
);
1107 static void tx_intr_handler(struct fifo_info
*fifo_data
);
1108 static void s2io_handle_errors(void * dev_id
);
1110 static int s2io_starter(void);
1111 static void s2io_closer(void);
1112 static void s2io_tx_watchdog(struct net_device
*dev
);
1113 static void s2io_set_multicast(struct net_device
*dev
);
1114 static int rx_osm_handler(struct ring_info
*ring_data
, struct RxD_t
* rxdp
);
1115 static void s2io_link(struct s2io_nic
* sp
, int link
);
1116 static void s2io_reset(struct s2io_nic
* sp
);
1117 static int s2io_poll(struct napi_struct
*napi
, int budget
);
1118 static void s2io_init_pci(struct s2io_nic
* sp
);
1119 static int do_s2io_prog_unicast(struct net_device
*dev
, u8
*addr
);
1120 static void s2io_alarm_handle(unsigned long data
);
1122 s2io_msix_ring_handle(int irq
, void *dev_id
);
1124 s2io_msix_fifo_handle(int irq
, void *dev_id
);
1125 static irqreturn_t
s2io_isr(int irq
, void *dev_id
);
1126 static int verify_xena_quiescence(struct s2io_nic
*sp
);
1127 static const struct ethtool_ops netdev_ethtool_ops
;
1128 static void s2io_set_link(struct work_struct
*work
);
1129 static int s2io_set_swapper(struct s2io_nic
* sp
);
1130 static void s2io_card_down(struct s2io_nic
*nic
);
1131 static int s2io_card_up(struct s2io_nic
*nic
);
1132 static int wait_for_cmd_complete(void __iomem
*addr
, u64 busy_bit
,
1134 static int s2io_add_isr(struct s2io_nic
* sp
);
1135 static void s2io_rem_isr(struct s2io_nic
* sp
);
1137 static void restore_xmsi_data(struct s2io_nic
*nic
);
1138 static void do_s2io_store_unicast_mc(struct s2io_nic
*sp
);
1139 static void do_s2io_restore_unicast_mc(struct s2io_nic
*sp
);
1140 static u64
do_s2io_read_unicast_mc(struct s2io_nic
*sp
, int offset
);
1141 static int do_s2io_add_mc(struct s2io_nic
*sp
, u8
*addr
);
1142 static int do_s2io_add_mac(struct s2io_nic
*sp
, u64 addr
, int offset
);
1143 static int do_s2io_delete_unicast_mc(struct s2io_nic
*sp
, u64 addr
);
1145 static int s2io_club_tcp_session(struct ring_info
*ring_data
, u8
*buffer
,
1146 u8
**tcp
, u32
*tcp_len
, struct lro
**lro
, struct RxD_t
*rxdp
,
1147 struct s2io_nic
*sp
);
1148 static void clear_lro_session(struct lro
*lro
);
1149 static void queue_rx_frame(struct sk_buff
*skb
, u16 vlan_tag
);
1150 static void update_L3L4_header(struct s2io_nic
*sp
, struct lro
*lro
);
1151 static void lro_append_pkt(struct s2io_nic
*sp
, struct lro
*lro
,
1152 struct sk_buff
*skb
, u32 tcp_len
);
1153 static int rts_ds_steer(struct s2io_nic
*nic
, u8 ds_codepoint
, u8 ring
);
1155 static pci_ers_result_t
s2io_io_error_detected(struct pci_dev
*pdev
,
1156 pci_channel_state_t state
);
1157 static pci_ers_result_t
s2io_io_slot_reset(struct pci_dev
*pdev
);
1158 static void s2io_io_resume(struct pci_dev
*pdev
);
1160 #define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
1161 #define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
1162 #define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
1164 #define S2IO_PARM_INT(X, def_val) \
1165 static unsigned int X = def_val;\
1166 module_param(X , uint, 0);
1168 #endif /* _S2IO_H */