2 * max98095.c -- MAX98095 ALSA SoC Audio driver
4 * Copyright 2011 Maxim Integrated Products
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/delay.h>
17 #include <linux/i2c.h>
18 #include <linux/platform_device.h>
19 #include <sound/core.h>
20 #include <sound/pcm.h>
21 #include <sound/pcm_params.h>
22 #include <sound/soc.h>
23 #include <sound/initval.h>
24 #include <sound/tlv.h>
25 #include <linux/slab.h>
26 #include <asm/div64.h>
27 #include <sound/max98095.h>
34 struct max98095_cdata
{
41 struct max98095_priv
{
42 enum max98095_type devtype
;
44 struct max98095_pdata
*pdata
;
46 struct max98095_cdata dai
[3];
47 const char **eq_texts
;
48 const char **bq_texts
;
49 struct soc_enum eq_enum
;
50 struct soc_enum bq_enum
;
58 static const u8 max98095_reg_def
[M98095_REG_CNT
] = {
320 } max98095_access
[M98095_REG_CNT
] = {
321 { 0x00, 0x00 }, /* 00 */
322 { 0xFF, 0x00 }, /* 01 */
323 { 0xFF, 0x00 }, /* 02 */
324 { 0xFF, 0x00 }, /* 03 */
325 { 0xFF, 0x00 }, /* 04 */
326 { 0xFF, 0x00 }, /* 05 */
327 { 0xFF, 0x00 }, /* 06 */
328 { 0xFF, 0x00 }, /* 07 */
329 { 0xFF, 0x00 }, /* 08 */
330 { 0xFF, 0x00 }, /* 09 */
331 { 0xFF, 0x00 }, /* 0A */
332 { 0xFF, 0x00 }, /* 0B */
333 { 0xFF, 0x00 }, /* 0C */
334 { 0xFF, 0x00 }, /* 0D */
335 { 0xFF, 0x00 }, /* 0E */
336 { 0xFF, 0x9F }, /* 0F */
337 { 0xFF, 0xFF }, /* 10 */
338 { 0xFF, 0xFF }, /* 11 */
339 { 0xFF, 0xFF }, /* 12 */
340 { 0xFF, 0xFF }, /* 13 */
341 { 0xFF, 0xFF }, /* 14 */
342 { 0xFF, 0xFF }, /* 15 */
343 { 0xFF, 0xFF }, /* 16 */
344 { 0xFF, 0xFF }, /* 17 */
345 { 0xFF, 0xFF }, /* 18 */
346 { 0xFF, 0xFF }, /* 19 */
347 { 0xFF, 0xFF }, /* 1A */
348 { 0xFF, 0xFF }, /* 1B */
349 { 0xFF, 0xFF }, /* 1C */
350 { 0xFF, 0xFF }, /* 1D */
351 { 0xFF, 0x77 }, /* 1E */
352 { 0xFF, 0x77 }, /* 1F */
353 { 0xFF, 0x77 }, /* 20 */
354 { 0xFF, 0x77 }, /* 21 */
355 { 0xFF, 0x77 }, /* 22 */
356 { 0xFF, 0x77 }, /* 23 */
357 { 0xFF, 0xFF }, /* 24 */
358 { 0xFF, 0x7F }, /* 25 */
359 { 0xFF, 0x31 }, /* 26 */
360 { 0xFF, 0xFF }, /* 27 */
361 { 0xFF, 0xFF }, /* 28 */
362 { 0xFF, 0xFF }, /* 29 */
363 { 0xFF, 0xF7 }, /* 2A */
364 { 0xFF, 0x2F }, /* 2B */
365 { 0xFF, 0xEF }, /* 2C */
366 { 0xFF, 0xFF }, /* 2D */
367 { 0xFF, 0xFF }, /* 2E */
368 { 0xFF, 0xFF }, /* 2F */
369 { 0xFF, 0xFF }, /* 30 */
370 { 0xFF, 0xFF }, /* 31 */
371 { 0xFF, 0xFF }, /* 32 */
372 { 0xFF, 0xFF }, /* 33 */
373 { 0xFF, 0xF7 }, /* 34 */
374 { 0xFF, 0x2F }, /* 35 */
375 { 0xFF, 0xCF }, /* 36 */
376 { 0xFF, 0xFF }, /* 37 */
377 { 0xFF, 0xFF }, /* 38 */
378 { 0xFF, 0xFF }, /* 39 */
379 { 0xFF, 0xFF }, /* 3A */
380 { 0xFF, 0xFF }, /* 3B */
381 { 0xFF, 0xFF }, /* 3C */
382 { 0xFF, 0xFF }, /* 3D */
383 { 0xFF, 0xF7 }, /* 3E */
384 { 0xFF, 0x2F }, /* 3F */
385 { 0xFF, 0xCF }, /* 40 */
386 { 0xFF, 0xFF }, /* 41 */
387 { 0xFF, 0x77 }, /* 42 */
388 { 0xFF, 0xFF }, /* 43 */
389 { 0xFF, 0xFF }, /* 44 */
390 { 0xFF, 0xFF }, /* 45 */
391 { 0xFF, 0xFF }, /* 46 */
392 { 0xFF, 0xFF }, /* 47 */
393 { 0xFF, 0xFF }, /* 48 */
394 { 0xFF, 0x0F }, /* 49 */
395 { 0xFF, 0xFF }, /* 4A */
396 { 0xFF, 0xFF }, /* 4B */
397 { 0xFF, 0x3F }, /* 4C */
398 { 0xFF, 0x3F }, /* 4D */
399 { 0xFF, 0x3F }, /* 4E */
400 { 0xFF, 0xFF }, /* 4F */
401 { 0xFF, 0x7F }, /* 50 */
402 { 0xFF, 0x7F }, /* 51 */
403 { 0xFF, 0x0F }, /* 52 */
404 { 0xFF, 0x3F }, /* 53 */
405 { 0xFF, 0x3F }, /* 54 */
406 { 0xFF, 0x3F }, /* 55 */
407 { 0xFF, 0xFF }, /* 56 */
408 { 0xFF, 0xFF }, /* 57 */
409 { 0xFF, 0xBF }, /* 58 */
410 { 0xFF, 0x1F }, /* 59 */
411 { 0xFF, 0xBF }, /* 5A */
412 { 0xFF, 0x1F }, /* 5B */
413 { 0xFF, 0xBF }, /* 5C */
414 { 0xFF, 0x3F }, /* 5D */
415 { 0xFF, 0x3F }, /* 5E */
416 { 0xFF, 0x7F }, /* 5F */
417 { 0xFF, 0x7F }, /* 60 */
418 { 0xFF, 0x47 }, /* 61 */
419 { 0xFF, 0x9F }, /* 62 */
420 { 0xFF, 0x9F }, /* 63 */
421 { 0xFF, 0x9F }, /* 64 */
422 { 0xFF, 0x9F }, /* 65 */
423 { 0xFF, 0x9F }, /* 66 */
424 { 0xFF, 0xBF }, /* 67 */
425 { 0xFF, 0xBF }, /* 68 */
426 { 0xFF, 0xFF }, /* 69 */
427 { 0xFF, 0xFF }, /* 6A */
428 { 0xFF, 0x7F }, /* 6B */
429 { 0xFF, 0xF7 }, /* 6C */
430 { 0xFF, 0xFF }, /* 6D */
431 { 0xFF, 0xFF }, /* 6E */
432 { 0xFF, 0x1F }, /* 6F */
433 { 0xFF, 0xF7 }, /* 70 */
434 { 0xFF, 0xFF }, /* 71 */
435 { 0xFF, 0xFF }, /* 72 */
436 { 0xFF, 0x1F }, /* 73 */
437 { 0xFF, 0xF7 }, /* 74 */
438 { 0xFF, 0xFF }, /* 75 */
439 { 0xFF, 0xFF }, /* 76 */
440 { 0xFF, 0x1F }, /* 77 */
441 { 0xFF, 0xF7 }, /* 78 */
442 { 0xFF, 0xFF }, /* 79 */
443 { 0xFF, 0xFF }, /* 7A */
444 { 0xFF, 0x1F }, /* 7B */
445 { 0xFF, 0xF7 }, /* 7C */
446 { 0xFF, 0xFF }, /* 7D */
447 { 0xFF, 0xFF }, /* 7E */
448 { 0xFF, 0x1F }, /* 7F */
449 { 0xFF, 0xF7 }, /* 80 */
450 { 0xFF, 0xFF }, /* 81 */
451 { 0xFF, 0xFF }, /* 82 */
452 { 0xFF, 0x1F }, /* 83 */
453 { 0xFF, 0x7F }, /* 84 */
454 { 0xFF, 0x0F }, /* 85 */
455 { 0xFF, 0xD8 }, /* 86 */
456 { 0xFF, 0xFF }, /* 87 */
457 { 0xFF, 0xEF }, /* 88 */
458 { 0xFF, 0xFE }, /* 89 */
459 { 0xFF, 0xFE }, /* 8A */
460 { 0xFF, 0xFF }, /* 8B */
461 { 0xFF, 0xFF }, /* 8C */
462 { 0xFF, 0x3F }, /* 8D */
463 { 0xFF, 0xFF }, /* 8E */
464 { 0xFF, 0x3F }, /* 8F */
465 { 0xFF, 0x8F }, /* 90 */
466 { 0xFF, 0xFF }, /* 91 */
467 { 0xFF, 0x3F }, /* 92 */
468 { 0xFF, 0xFF }, /* 93 */
469 { 0xFF, 0xFF }, /* 94 */
470 { 0xFF, 0x0F }, /* 95 */
471 { 0xFF, 0x3F }, /* 96 */
472 { 0xFF, 0x8C }, /* 97 */
473 { 0x00, 0x00 }, /* 98 */
474 { 0x00, 0x00 }, /* 99 */
475 { 0x00, 0x00 }, /* 9A */
476 { 0x00, 0x00 }, /* 9B */
477 { 0x00, 0x00 }, /* 9C */
478 { 0x00, 0x00 }, /* 9D */
479 { 0x00, 0x00 }, /* 9E */
480 { 0x00, 0x00 }, /* 9F */
481 { 0x00, 0x00 }, /* A0 */
482 { 0x00, 0x00 }, /* A1 */
483 { 0x00, 0x00 }, /* A2 */
484 { 0x00, 0x00 }, /* A3 */
485 { 0x00, 0x00 }, /* A4 */
486 { 0x00, 0x00 }, /* A5 */
487 { 0x00, 0x00 }, /* A6 */
488 { 0x00, 0x00 }, /* A7 */
489 { 0x00, 0x00 }, /* A8 */
490 { 0x00, 0x00 }, /* A9 */
491 { 0x00, 0x00 }, /* AA */
492 { 0x00, 0x00 }, /* AB */
493 { 0x00, 0x00 }, /* AC */
494 { 0x00, 0x00 }, /* AD */
495 { 0x00, 0x00 }, /* AE */
496 { 0x00, 0x00 }, /* AF */
497 { 0x00, 0x00 }, /* B0 */
498 { 0x00, 0x00 }, /* B1 */
499 { 0x00, 0x00 }, /* B2 */
500 { 0x00, 0x00 }, /* B3 */
501 { 0x00, 0x00 }, /* B4 */
502 { 0x00, 0x00 }, /* B5 */
503 { 0x00, 0x00 }, /* B6 */
504 { 0x00, 0x00 }, /* B7 */
505 { 0x00, 0x00 }, /* B8 */
506 { 0x00, 0x00 }, /* B9 */
507 { 0x00, 0x00 }, /* BA */
508 { 0x00, 0x00 }, /* BB */
509 { 0x00, 0x00 }, /* BC */
510 { 0x00, 0x00 }, /* BD */
511 { 0x00, 0x00 }, /* BE */
512 { 0x00, 0x00 }, /* BF */
513 { 0x00, 0x00 }, /* C0 */
514 { 0x00, 0x00 }, /* C1 */
515 { 0x00, 0x00 }, /* C2 */
516 { 0x00, 0x00 }, /* C3 */
517 { 0x00, 0x00 }, /* C4 */
518 { 0x00, 0x00 }, /* C5 */
519 { 0x00, 0x00 }, /* C6 */
520 { 0x00, 0x00 }, /* C7 */
521 { 0x00, 0x00 }, /* C8 */
522 { 0x00, 0x00 }, /* C9 */
523 { 0x00, 0x00 }, /* CA */
524 { 0x00, 0x00 }, /* CB */
525 { 0x00, 0x00 }, /* CC */
526 { 0x00, 0x00 }, /* CD */
527 { 0x00, 0x00 }, /* CE */
528 { 0x00, 0x00 }, /* CF */
529 { 0x00, 0x00 }, /* D0 */
530 { 0x00, 0x00 }, /* D1 */
531 { 0x00, 0x00 }, /* D2 */
532 { 0x00, 0x00 }, /* D3 */
533 { 0x00, 0x00 }, /* D4 */
534 { 0x00, 0x00 }, /* D5 */
535 { 0x00, 0x00 }, /* D6 */
536 { 0x00, 0x00 }, /* D7 */
537 { 0x00, 0x00 }, /* D8 */
538 { 0x00, 0x00 }, /* D9 */
539 { 0x00, 0x00 }, /* DA */
540 { 0x00, 0x00 }, /* DB */
541 { 0x00, 0x00 }, /* DC */
542 { 0x00, 0x00 }, /* DD */
543 { 0x00, 0x00 }, /* DE */
544 { 0x00, 0x00 }, /* DF */
545 { 0x00, 0x00 }, /* E0 */
546 { 0x00, 0x00 }, /* E1 */
547 { 0x00, 0x00 }, /* E2 */
548 { 0x00, 0x00 }, /* E3 */
549 { 0x00, 0x00 }, /* E4 */
550 { 0x00, 0x00 }, /* E5 */
551 { 0x00, 0x00 }, /* E6 */
552 { 0x00, 0x00 }, /* E7 */
553 { 0x00, 0x00 }, /* E8 */
554 { 0x00, 0x00 }, /* E9 */
555 { 0x00, 0x00 }, /* EA */
556 { 0x00, 0x00 }, /* EB */
557 { 0x00, 0x00 }, /* EC */
558 { 0x00, 0x00 }, /* ED */
559 { 0x00, 0x00 }, /* EE */
560 { 0x00, 0x00 }, /* EF */
561 { 0x00, 0x00 }, /* F0 */
562 { 0x00, 0x00 }, /* F1 */
563 { 0x00, 0x00 }, /* F2 */
564 { 0x00, 0x00 }, /* F3 */
565 { 0x00, 0x00 }, /* F4 */
566 { 0x00, 0x00 }, /* F5 */
567 { 0x00, 0x00 }, /* F6 */
568 { 0x00, 0x00 }, /* F7 */
569 { 0x00, 0x00 }, /* F8 */
570 { 0x00, 0x00 }, /* F9 */
571 { 0x00, 0x00 }, /* FA */
572 { 0x00, 0x00 }, /* FB */
573 { 0x00, 0x00 }, /* FC */
574 { 0x00, 0x00 }, /* FD */
575 { 0x00, 0x00 }, /* FE */
576 { 0xFF, 0x00 }, /* FF */
579 static int max98095_readable(struct snd_soc_codec
*codec
, unsigned int reg
)
581 if (reg
>= M98095_REG_CNT
)
583 return max98095_access
[reg
].readable
!= 0;
586 static int max98095_volatile(struct snd_soc_codec
*codec
, unsigned int reg
)
588 if (reg
> M98095_REG_MAX_CACHED
)
592 case M98095_000_HOST_DATA
:
593 case M98095_001_HOST_INT_STS
:
594 case M98095_002_HOST_RSP_STS
:
595 case M98095_003_HOST_CMD_STS
:
596 case M98095_004_CODEC_STS
:
597 case M98095_005_DAI1_ALC_STS
:
598 case M98095_006_DAI2_ALC_STS
:
599 case M98095_007_JACK_AUTO_STS
:
600 case M98095_008_JACK_MANUAL_STS
:
601 case M98095_009_JACK_VBAT_STS
:
602 case M98095_00A_ACC_ADC_STS
:
603 case M98095_00B_MIC_NG_AGC_STS
:
604 case M98095_00C_SPK_L_VOLT_STS
:
605 case M98095_00D_SPK_R_VOLT_STS
:
606 case M98095_00E_TEMP_SENSOR_STS
:
614 * Filter coefficients are in a separate register segment
615 * and they share the address space of the normal registers.
616 * The coefficient registers do not need or share the cache.
618 static int max98095_hw_write(struct snd_soc_codec
*codec
, unsigned int reg
,
625 if (codec
->hw_write(codec
->control_data
, data
, 2) == 2)
632 * Load equalizer DSP coefficient configurations registers
634 static void m98095_eq_band(struct snd_soc_codec
*codec
, unsigned int dai
,
635 unsigned int band
, u16
*coefs
)
643 /* Load the base register address */
644 eq_reg
= dai
? M98095_142_DAI2_EQ_BASE
: M98095_110_DAI1_EQ_BASE
;
646 /* Add the band address offset, note adjustment for word address */
647 eq_reg
+= band
* (M98095_COEFS_PER_BAND
<< 1);
649 /* Step through the registers and coefs */
650 for (i
= 0; i
< M98095_COEFS_PER_BAND
; i
++) {
651 max98095_hw_write(codec
, eq_reg
++, M98095_BYTE1(coefs
[i
]));
652 max98095_hw_write(codec
, eq_reg
++, M98095_BYTE0(coefs
[i
]));
657 * Load biquad filter coefficient configurations registers
659 static void m98095_biquad_band(struct snd_soc_codec
*codec
, unsigned int dai
,
660 unsigned int band
, u16
*coefs
)
668 /* Load the base register address */
669 bq_reg
= dai
? M98095_17E_DAI2_BQ_BASE
: M98095_174_DAI1_BQ_BASE
;
671 /* Add the band address offset, note adjustment for word address */
672 bq_reg
+= band
* (M98095_COEFS_PER_BAND
<< 1);
674 /* Step through the registers and coefs */
675 for (i
= 0; i
< M98095_COEFS_PER_BAND
; i
++) {
676 max98095_hw_write(codec
, bq_reg
++, M98095_BYTE1(coefs
[i
]));
677 max98095_hw_write(codec
, bq_reg
++, M98095_BYTE0(coefs
[i
]));
681 static const char * const max98095_fltr_mode
[] = { "Voice", "Music" };
682 static const struct soc_enum max98095_dai1_filter_mode_enum
[] = {
683 SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS
, 7, 2, max98095_fltr_mode
),
685 static const struct soc_enum max98095_dai2_filter_mode_enum
[] = {
686 SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS
, 7, 2, max98095_fltr_mode
),
689 static const char * const max98095_extmic_text
[] = { "None", "MIC1", "MIC2" };
691 static const struct soc_enum max98095_extmic_enum
=
692 SOC_ENUM_SINGLE(M98095_087_CFG_MIC
, 0, 3, max98095_extmic_text
);
694 static const struct snd_kcontrol_new max98095_extmic_mux
=
695 SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum
);
697 static const char * const max98095_linein_text
[] = { "INA", "INB" };
699 static const struct soc_enum max98095_linein_enum
=
700 SOC_ENUM_SINGLE(M98095_086_CFG_LINE
, 6, 2, max98095_linein_text
);
702 static const struct snd_kcontrol_new max98095_linein_mux
=
703 SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum
);
705 static const char * const max98095_line_mode_text
[] = {
706 "Stereo", "Differential"};
708 static const struct soc_enum max98095_linein_mode_enum
=
709 SOC_ENUM_SINGLE(M98095_086_CFG_LINE
, 7, 2, max98095_line_mode_text
);
711 static const struct soc_enum max98095_lineout_mode_enum
=
712 SOC_ENUM_SINGLE(M98095_086_CFG_LINE
, 4, 2, max98095_line_mode_text
);
714 static const char * const max98095_dai_fltr
[] = {
715 "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
716 "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
717 static const struct soc_enum max98095_dai1_dac_filter_enum
[] = {
718 SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS
, 0, 6, max98095_dai_fltr
),
720 static const struct soc_enum max98095_dai2_dac_filter_enum
[] = {
721 SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS
, 0, 6, max98095_dai_fltr
),
723 static const struct soc_enum max98095_dai3_dac_filter_enum
[] = {
724 SOC_ENUM_SINGLE(M98095_042_DAI3_FILTERS
, 0, 6, max98095_dai_fltr
),
727 static int max98095_mic1pre_set(struct snd_kcontrol
*kcontrol
,
728 struct snd_ctl_elem_value
*ucontrol
)
730 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
731 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
732 unsigned int sel
= ucontrol
->value
.integer
.value
[0];
734 max98095
->mic1pre
= sel
;
735 snd_soc_update_bits(codec
, M98095_05F_LVL_MIC1
, M98095_MICPRE_MASK
,
736 (1+sel
)<<M98095_MICPRE_SHIFT
);
741 static int max98095_mic1pre_get(struct snd_kcontrol
*kcontrol
,
742 struct snd_ctl_elem_value
*ucontrol
)
744 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
745 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
747 ucontrol
->value
.integer
.value
[0] = max98095
->mic1pre
;
751 static int max98095_mic2pre_set(struct snd_kcontrol
*kcontrol
,
752 struct snd_ctl_elem_value
*ucontrol
)
754 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
755 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
756 unsigned int sel
= ucontrol
->value
.integer
.value
[0];
758 max98095
->mic2pre
= sel
;
759 snd_soc_update_bits(codec
, M98095_060_LVL_MIC2
, M98095_MICPRE_MASK
,
760 (1+sel
)<<M98095_MICPRE_SHIFT
);
765 static int max98095_mic2pre_get(struct snd_kcontrol
*kcontrol
,
766 struct snd_ctl_elem_value
*ucontrol
)
768 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
769 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
771 ucontrol
->value
.integer
.value
[0] = max98095
->mic2pre
;
775 static const unsigned int max98095_micboost_tlv
[] = {
776 TLV_DB_RANGE_HEAD(2),
777 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
778 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
781 static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv
, 0, 100, 0);
782 static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv
, -1200, 100, 0);
783 static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv
, 0, 600, 0);
785 static const unsigned int max98095_hp_tlv
[] = {
786 TLV_DB_RANGE_HEAD(5),
787 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
788 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
789 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
790 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
791 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
794 static const unsigned int max98095_spk_tlv
[] = {
795 TLV_DB_RANGE_HEAD(4),
796 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
797 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
798 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
799 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0),
802 static const unsigned int max98095_rcv_lout_tlv
[] = {
803 TLV_DB_RANGE_HEAD(5),
804 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
805 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
806 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
807 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
808 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
811 static const unsigned int max98095_lin_tlv
[] = {
812 TLV_DB_RANGE_HEAD(3),
813 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
814 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
815 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
818 static const struct snd_kcontrol_new max98095_snd_controls
[] = {
820 SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L
,
821 M98095_065_LVL_HP_R
, 0, 31, 0, max98095_hp_tlv
),
823 SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L
,
824 M98095_068_LVL_SPK_R
, 0, 39, 0, max98095_spk_tlv
),
826 SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV
,
827 0, 31, 0, max98095_rcv_lout_tlv
),
829 SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1
,
830 M98095_063_LVL_LINEOUT2
, 0, 31, 0, max98095_rcv_lout_tlv
),
832 SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L
,
833 M98095_065_LVL_HP_R
, 7, 1, 1),
835 SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L
,
836 M98095_068_LVL_SPK_R
, 7, 1, 1),
838 SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV
, 7, 1, 1),
840 SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1
,
841 M98095_063_LVL_LINEOUT2
, 7, 1, 1),
843 SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1
, 0, 20, 1,
846 SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2
, 0, 20, 1,
849 SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
850 M98095_05F_LVL_MIC1
, 5, 2, 0,
851 max98095_mic1pre_get
, max98095_mic1pre_set
,
852 max98095_micboost_tlv
),
853 SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
854 M98095_060_LVL_MIC2
, 5, 2, 0,
855 max98095_mic2pre_get
, max98095_mic2pre_set
,
856 max98095_micboost_tlv
),
858 SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN
, 0, 5, 1,
861 SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L
, 0, 15, 1,
863 SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R
, 0, 15, 1,
866 SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L
, 4, 3, 0,
867 max98095_adcboost_tlv
),
868 SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R
, 4, 3, 0,
869 max98095_adcboost_tlv
),
871 SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL
, 0, 1, 0),
872 SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL
, 1, 1, 0),
874 SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL
, 2, 1, 0),
875 SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL
, 3, 1, 0),
877 SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum
),
878 SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum
),
879 SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum
),
880 SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum
),
881 SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum
),
883 SOC_ENUM("Linein Mode", max98095_linein_mode_enum
),
884 SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum
),
887 /* Left speaker mixer switch */
888 static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls
[] = {
889 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT
, 0, 1, 0),
890 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT
, 6, 1, 0),
891 SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT
, 3, 1, 0),
892 SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT
, 3, 1, 0),
893 SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT
, 4, 1, 0),
894 SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT
, 5, 1, 0),
895 SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT
, 1, 1, 0),
896 SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT
, 2, 1, 0),
899 /* Right speaker mixer switch */
900 static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls
[] = {
901 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT
, 6, 1, 0),
902 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT
, 0, 1, 0),
903 SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT
, 3, 1, 0),
904 SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT
, 3, 1, 0),
905 SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT
, 5, 1, 0),
906 SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT
, 4, 1, 0),
907 SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT
, 1, 1, 0),
908 SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT
, 2, 1, 0),
911 /* Left headphone mixer switch */
912 static const struct snd_kcontrol_new max98095_left_hp_mixer_controls
[] = {
913 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT
, 0, 1, 0),
914 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT
, 5, 1, 0),
915 SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT
, 3, 1, 0),
916 SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT
, 4, 1, 0),
917 SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT
, 1, 1, 0),
918 SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT
, 2, 1, 0),
921 /* Right headphone mixer switch */
922 static const struct snd_kcontrol_new max98095_right_hp_mixer_controls
[] = {
923 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT
, 5, 1, 0),
924 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT
, 0, 1, 0),
925 SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT
, 3, 1, 0),
926 SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT
, 4, 1, 0),
927 SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT
, 1, 1, 0),
928 SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT
, 2, 1, 0),
931 /* Receiver earpiece mixer switch */
932 static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls
[] = {
933 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV
, 0, 1, 0),
934 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV
, 5, 1, 0),
935 SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV
, 3, 1, 0),
936 SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV
, 4, 1, 0),
937 SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV
, 1, 1, 0),
938 SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV
, 2, 1, 0),
941 /* Left lineout mixer switch */
942 static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls
[] = {
943 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1
, 5, 1, 0),
944 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1
, 0, 1, 0),
945 SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1
, 3, 1, 0),
946 SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1
, 4, 1, 0),
947 SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1
, 1, 1, 0),
948 SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1
, 2, 1, 0),
951 /* Right lineout mixer switch */
952 static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls
[] = {
953 SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2
, 0, 1, 0),
954 SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2
, 5, 1, 0),
955 SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2
, 3, 1, 0),
956 SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2
, 4, 1, 0),
957 SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2
, 1, 1, 0),
958 SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2
, 2, 1, 0),
961 /* Left ADC mixer switch */
962 static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls
[] = {
963 SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT
, 7, 1, 0),
964 SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT
, 6, 1, 0),
965 SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT
, 3, 1, 0),
966 SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT
, 2, 1, 0),
969 /* Right ADC mixer switch */
970 static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls
[] = {
971 SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT
, 7, 1, 0),
972 SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT
, 6, 1, 0),
973 SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT
, 3, 1, 0),
974 SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT
, 2, 1, 0),
977 static int max98095_mic_event(struct snd_soc_dapm_widget
*w
,
978 struct snd_kcontrol
*kcontrol
, int event
)
980 struct snd_soc_codec
*codec
= w
->codec
;
981 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
984 case SND_SOC_DAPM_POST_PMU
:
985 if (w
->reg
== M98095_05F_LVL_MIC1
) {
986 snd_soc_update_bits(codec
, w
->reg
, M98095_MICPRE_MASK
,
987 (1+max98095
->mic1pre
)<<M98095_MICPRE_SHIFT
);
989 snd_soc_update_bits(codec
, w
->reg
, M98095_MICPRE_MASK
,
990 (1+max98095
->mic2pre
)<<M98095_MICPRE_SHIFT
);
993 case SND_SOC_DAPM_POST_PMD
:
994 snd_soc_update_bits(codec
, w
->reg
, M98095_MICPRE_MASK
, 0);
1004 * The line inputs are stereo inputs with the left and right
1005 * channels sharing a common PGA power control signal.
1007 static int max98095_line_pga(struct snd_soc_dapm_widget
*w
,
1008 int event
, u8 channel
)
1010 struct snd_soc_codec
*codec
= w
->codec
;
1011 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1014 BUG_ON(!((channel
== 1) || (channel
== 2)));
1016 state
= &max98095
->lin_state
;
1019 case SND_SOC_DAPM_POST_PMU
:
1021 snd_soc_update_bits(codec
, w
->reg
,
1022 (1 << w
->shift
), (1 << w
->shift
));
1024 case SND_SOC_DAPM_POST_PMD
:
1027 snd_soc_update_bits(codec
, w
->reg
,
1028 (1 << w
->shift
), 0);
1038 static int max98095_pga_in1_event(struct snd_soc_dapm_widget
*w
,
1039 struct snd_kcontrol
*k
, int event
)
1041 return max98095_line_pga(w
, event
, 1);
1044 static int max98095_pga_in2_event(struct snd_soc_dapm_widget
*w
,
1045 struct snd_kcontrol
*k
, int event
)
1047 return max98095_line_pga(w
, event
, 2);
1051 * The stereo line out mixer outputs to two stereo line outs.
1052 * The 2nd pair has a separate set of enables.
1054 static int max98095_lineout_event(struct snd_soc_dapm_widget
*w
,
1055 struct snd_kcontrol
*kcontrol
, int event
)
1057 struct snd_soc_codec
*codec
= w
->codec
;
1060 case SND_SOC_DAPM_POST_PMU
:
1061 snd_soc_update_bits(codec
, w
->reg
,
1062 (1 << (w
->shift
+2)), (1 << (w
->shift
+2)));
1064 case SND_SOC_DAPM_POST_PMD
:
1065 snd_soc_update_bits(codec
, w
->reg
,
1066 (1 << (w
->shift
+2)), 0);
1075 static const struct snd_soc_dapm_widget max98095_dapm_widgets
[] = {
1077 SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN
, 0, 0),
1078 SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN
, 1, 0),
1080 SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
1081 M98095_091_PWR_EN_OUT
, 0, 0),
1082 SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
1083 M98095_091_PWR_EN_OUT
, 1, 0),
1084 SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
1085 M98095_091_PWR_EN_OUT
, 2, 0),
1086 SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
1087 M98095_091_PWR_EN_OUT
, 2, 0),
1089 SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT
,
1091 SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT
,
1094 SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT
,
1096 SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT
,
1099 SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT
,
1102 SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT
,
1103 0, 0, NULL
, 0, max98095_lineout_event
, SND_SOC_DAPM_PRE_PMD
),
1104 SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT
,
1105 1, 0, NULL
, 0, max98095_lineout_event
, SND_SOC_DAPM_PRE_PMD
),
1107 SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM
, 0, 0,
1108 &max98095_extmic_mux
),
1110 SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM
, 0, 0,
1111 &max98095_linein_mux
),
1113 SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM
, 0, 0,
1114 &max98095_left_hp_mixer_controls
[0],
1115 ARRAY_SIZE(max98095_left_hp_mixer_controls
)),
1117 SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM
, 0, 0,
1118 &max98095_right_hp_mixer_controls
[0],
1119 ARRAY_SIZE(max98095_right_hp_mixer_controls
)),
1121 SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM
, 0, 0,
1122 &max98095_left_speaker_mixer_controls
[0],
1123 ARRAY_SIZE(max98095_left_speaker_mixer_controls
)),
1125 SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM
, 0, 0,
1126 &max98095_right_speaker_mixer_controls
[0],
1127 ARRAY_SIZE(max98095_right_speaker_mixer_controls
)),
1129 SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM
, 0, 0,
1130 &max98095_mono_rcv_mixer_controls
[0],
1131 ARRAY_SIZE(max98095_mono_rcv_mixer_controls
)),
1133 SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM
, 0, 0,
1134 &max98095_left_lineout_mixer_controls
[0],
1135 ARRAY_SIZE(max98095_left_lineout_mixer_controls
)),
1137 SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM
, 0, 0,
1138 &max98095_right_lineout_mixer_controls
[0],
1139 ARRAY_SIZE(max98095_right_lineout_mixer_controls
)),
1141 SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM
, 0, 0,
1142 &max98095_left_ADC_mixer_controls
[0],
1143 ARRAY_SIZE(max98095_left_ADC_mixer_controls
)),
1145 SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM
, 0, 0,
1146 &max98095_right_ADC_mixer_controls
[0],
1147 ARRAY_SIZE(max98095_right_ADC_mixer_controls
)),
1149 SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1
,
1150 5, 0, NULL
, 0, max98095_mic_event
,
1151 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
1153 SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2
,
1154 5, 0, NULL
, 0, max98095_mic_event
,
1155 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
1157 SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN
,
1158 7, 0, NULL
, 0, max98095_pga_in1_event
,
1159 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
1161 SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN
,
1162 7, 0, NULL
, 0, max98095_pga_in2_event
,
1163 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
1165 SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN
, 2, 0),
1166 SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN
, 3, 0),
1168 SND_SOC_DAPM_OUTPUT("HPL"),
1169 SND_SOC_DAPM_OUTPUT("HPR"),
1170 SND_SOC_DAPM_OUTPUT("SPKL"),
1171 SND_SOC_DAPM_OUTPUT("SPKR"),
1172 SND_SOC_DAPM_OUTPUT("RCV"),
1173 SND_SOC_DAPM_OUTPUT("OUT1"),
1174 SND_SOC_DAPM_OUTPUT("OUT2"),
1175 SND_SOC_DAPM_OUTPUT("OUT3"),
1176 SND_SOC_DAPM_OUTPUT("OUT4"),
1178 SND_SOC_DAPM_INPUT("MIC1"),
1179 SND_SOC_DAPM_INPUT("MIC2"),
1180 SND_SOC_DAPM_INPUT("INA1"),
1181 SND_SOC_DAPM_INPUT("INA2"),
1182 SND_SOC_DAPM_INPUT("INB1"),
1183 SND_SOC_DAPM_INPUT("INB2"),
1186 static const struct snd_soc_dapm_route max98095_audio_map
[] = {
1187 /* Left headphone output mixer */
1188 {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
1189 {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
1190 {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1191 {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1192 {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
1193 {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
1195 /* Right headphone output mixer */
1196 {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
1197 {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
1198 {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1199 {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1200 {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
1201 {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
1203 /* Left speaker output mixer */
1204 {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
1205 {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
1206 {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
1207 {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
1208 {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1209 {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1210 {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
1211 {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
1213 /* Right speaker output mixer */
1214 {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
1215 {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
1216 {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
1217 {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
1218 {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1219 {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1220 {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
1221 {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
1223 /* Earpiece/Receiver output mixer */
1224 {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
1225 {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
1226 {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1227 {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1228 {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
1229 {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
1231 /* Left Lineout output mixer */
1232 {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
1233 {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
1234 {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
1235 {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
1236 {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
1237 {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
1239 /* Right lineout output mixer */
1240 {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
1241 {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
1242 {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
1243 {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
1244 {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
1245 {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
1247 {"HP Left Out", NULL
, "Left Headphone Mixer"},
1248 {"HP Right Out", NULL
, "Right Headphone Mixer"},
1249 {"SPK Left Out", NULL
, "Left Speaker Mixer"},
1250 {"SPK Right Out", NULL
, "Right Speaker Mixer"},
1251 {"RCV Mono Out", NULL
, "Receiver Mixer"},
1252 {"LINE Left Out", NULL
, "Left Lineout Mixer"},
1253 {"LINE Right Out", NULL
, "Right Lineout Mixer"},
1255 {"HPL", NULL
, "HP Left Out"},
1256 {"HPR", NULL
, "HP Right Out"},
1257 {"SPKL", NULL
, "SPK Left Out"},
1258 {"SPKR", NULL
, "SPK Right Out"},
1259 {"RCV", NULL
, "RCV Mono Out"},
1260 {"OUT1", NULL
, "LINE Left Out"},
1261 {"OUT2", NULL
, "LINE Right Out"},
1262 {"OUT3", NULL
, "LINE Left Out"},
1263 {"OUT4", NULL
, "LINE Right Out"},
1265 /* Left ADC input mixer */
1266 {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1267 {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1268 {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
1269 {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
1271 /* Right ADC input mixer */
1272 {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1273 {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1274 {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
1275 {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
1278 {"ADCL", NULL
, "Left ADC Mixer"},
1279 {"ADCR", NULL
, "Right ADC Mixer"},
1281 {"IN1 Input", NULL
, "INA1"},
1282 {"IN2 Input", NULL
, "INA2"},
1284 {"MIC1 Input", NULL
, "MIC1"},
1285 {"MIC2 Input", NULL
, "MIC2"},
1288 static int max98095_add_widgets(struct snd_soc_codec
*codec
)
1290 snd_soc_add_controls(codec
, max98095_snd_controls
,
1291 ARRAY_SIZE(max98095_snd_controls
));
1296 /* codec mclk clock divider coefficients */
1297 static const struct {
1313 static int rate_value(int rate
, u8
*value
)
1317 for (i
= 0; i
< ARRAY_SIZE(rate_table
); i
++) {
1318 if (rate_table
[i
].rate
>= rate
) {
1319 *value
= rate_table
[i
].sr
;
1323 *value
= rate_table
[0].sr
;
1327 static int max98095_dai1_hw_params(struct snd_pcm_substream
*substream
,
1328 struct snd_pcm_hw_params
*params
,
1329 struct snd_soc_dai
*dai
)
1331 struct snd_soc_codec
*codec
= dai
->codec
;
1332 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1333 struct max98095_cdata
*cdata
;
1334 unsigned long long ni
;
1338 cdata
= &max98095
->dai
[0];
1340 rate
= params_rate(params
);
1342 switch (params_format(params
)) {
1343 case SNDRV_PCM_FORMAT_S16_LE
:
1344 snd_soc_update_bits(codec
, M98095_02A_DAI1_FORMAT
,
1347 case SNDRV_PCM_FORMAT_S24_LE
:
1348 snd_soc_update_bits(codec
, M98095_02A_DAI1_FORMAT
,
1349 M98095_DAI_WS
, M98095_DAI_WS
);
1355 if (rate_value(rate
, ®val
))
1358 snd_soc_update_bits(codec
, M98095_027_DAI1_CLKMODE
,
1359 M98095_CLKMODE_MASK
, regval
);
1362 /* Configure NI when operating as master */
1363 if (snd_soc_read(codec
, M98095_02A_DAI1_FORMAT
) & M98095_DAI_MAS
) {
1364 if (max98095
->sysclk
== 0) {
1365 dev_err(codec
->dev
, "Invalid system clock frequency\n");
1368 ni
= 65536ULL * (rate
< 50000 ? 96ULL : 48ULL)
1369 * (unsigned long long int)rate
;
1370 do_div(ni
, (unsigned long long int)max98095
->sysclk
);
1371 snd_soc_write(codec
, M98095_028_DAI1_CLKCFG_HI
,
1373 snd_soc_write(codec
, M98095_029_DAI1_CLKCFG_LO
,
1377 /* Update sample rate mode */
1379 snd_soc_update_bits(codec
, M98095_02E_DAI1_FILTERS
,
1382 snd_soc_update_bits(codec
, M98095_02E_DAI1_FILTERS
,
1383 M98095_DAI_DHF
, M98095_DAI_DHF
);
1388 static int max98095_dai2_hw_params(struct snd_pcm_substream
*substream
,
1389 struct snd_pcm_hw_params
*params
,
1390 struct snd_soc_dai
*dai
)
1392 struct snd_soc_codec
*codec
= dai
->codec
;
1393 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1394 struct max98095_cdata
*cdata
;
1395 unsigned long long ni
;
1399 cdata
= &max98095
->dai
[1];
1401 rate
= params_rate(params
);
1403 switch (params_format(params
)) {
1404 case SNDRV_PCM_FORMAT_S16_LE
:
1405 snd_soc_update_bits(codec
, M98095_034_DAI2_FORMAT
,
1408 case SNDRV_PCM_FORMAT_S24_LE
:
1409 snd_soc_update_bits(codec
, M98095_034_DAI2_FORMAT
,
1410 M98095_DAI_WS
, M98095_DAI_WS
);
1416 if (rate_value(rate
, ®val
))
1419 snd_soc_update_bits(codec
, M98095_031_DAI2_CLKMODE
,
1420 M98095_CLKMODE_MASK
, regval
);
1423 /* Configure NI when operating as master */
1424 if (snd_soc_read(codec
, M98095_034_DAI2_FORMAT
) & M98095_DAI_MAS
) {
1425 if (max98095
->sysclk
== 0) {
1426 dev_err(codec
->dev
, "Invalid system clock frequency\n");
1429 ni
= 65536ULL * (rate
< 50000 ? 96ULL : 48ULL)
1430 * (unsigned long long int)rate
;
1431 do_div(ni
, (unsigned long long int)max98095
->sysclk
);
1432 snd_soc_write(codec
, M98095_032_DAI2_CLKCFG_HI
,
1434 snd_soc_write(codec
, M98095_033_DAI2_CLKCFG_LO
,
1438 /* Update sample rate mode */
1440 snd_soc_update_bits(codec
, M98095_038_DAI2_FILTERS
,
1443 snd_soc_update_bits(codec
, M98095_038_DAI2_FILTERS
,
1444 M98095_DAI_DHF
, M98095_DAI_DHF
);
1449 static int max98095_dai3_hw_params(struct snd_pcm_substream
*substream
,
1450 struct snd_pcm_hw_params
*params
,
1451 struct snd_soc_dai
*dai
)
1453 struct snd_soc_codec
*codec
= dai
->codec
;
1454 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1455 struct max98095_cdata
*cdata
;
1456 unsigned long long ni
;
1460 cdata
= &max98095
->dai
[2];
1462 rate
= params_rate(params
);
1464 switch (params_format(params
)) {
1465 case SNDRV_PCM_FORMAT_S16_LE
:
1466 snd_soc_update_bits(codec
, M98095_03E_DAI3_FORMAT
,
1469 case SNDRV_PCM_FORMAT_S24_LE
:
1470 snd_soc_update_bits(codec
, M98095_03E_DAI3_FORMAT
,
1471 M98095_DAI_WS
, M98095_DAI_WS
);
1477 if (rate_value(rate
, ®val
))
1480 snd_soc_update_bits(codec
, M98095_03B_DAI3_CLKMODE
,
1481 M98095_CLKMODE_MASK
, regval
);
1484 /* Configure NI when operating as master */
1485 if (snd_soc_read(codec
, M98095_03E_DAI3_FORMAT
) & M98095_DAI_MAS
) {
1486 if (max98095
->sysclk
== 0) {
1487 dev_err(codec
->dev
, "Invalid system clock frequency\n");
1490 ni
= 65536ULL * (rate
< 50000 ? 96ULL : 48ULL)
1491 * (unsigned long long int)rate
;
1492 do_div(ni
, (unsigned long long int)max98095
->sysclk
);
1493 snd_soc_write(codec
, M98095_03C_DAI3_CLKCFG_HI
,
1495 snd_soc_write(codec
, M98095_03D_DAI3_CLKCFG_LO
,
1499 /* Update sample rate mode */
1501 snd_soc_update_bits(codec
, M98095_042_DAI3_FILTERS
,
1504 snd_soc_update_bits(codec
, M98095_042_DAI3_FILTERS
,
1505 M98095_DAI_DHF
, M98095_DAI_DHF
);
1510 static int max98095_dai_set_sysclk(struct snd_soc_dai
*dai
,
1511 int clk_id
, unsigned int freq
, int dir
)
1513 struct snd_soc_codec
*codec
= dai
->codec
;
1514 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1516 /* Requested clock frequency is already setup */
1517 if (freq
== max98095
->sysclk
)
1520 max98095
->sysclk
= freq
; /* remember current sysclk */
1522 /* Setup clocks for slave mode, and using the PLL
1523 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
1524 * 0x02 (when master clk is 20MHz to 40MHz)..
1525 * 0x03 (when master clk is 40MHz to 60MHz)..
1527 if ((freq
>= 10000000) && (freq
< 20000000)) {
1528 snd_soc_write(codec
, M98095_026_SYS_CLK
, 0x10);
1529 } else if ((freq
>= 20000000) && (freq
< 40000000)) {
1530 snd_soc_write(codec
, M98095_026_SYS_CLK
, 0x20);
1531 } else if ((freq
>= 40000000) && (freq
< 60000000)) {
1532 snd_soc_write(codec
, M98095_026_SYS_CLK
, 0x30);
1534 dev_err(codec
->dev
, "Invalid master clock frequency\n");
1538 dev_dbg(dai
->dev
, "Clock source is %d at %uHz\n", clk_id
, freq
);
1540 max98095
->sysclk
= freq
;
1544 static int max98095_dai1_set_fmt(struct snd_soc_dai
*codec_dai
,
1547 struct snd_soc_codec
*codec
= codec_dai
->codec
;
1548 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1549 struct max98095_cdata
*cdata
;
1552 cdata
= &max98095
->dai
[0];
1554 if (fmt
!= cdata
->fmt
) {
1557 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1558 case SND_SOC_DAIFMT_CBS_CFS
:
1559 /* Slave mode PLL */
1560 snd_soc_write(codec
, M98095_028_DAI1_CLKCFG_HI
,
1562 snd_soc_write(codec
, M98095_029_DAI1_CLKCFG_LO
,
1565 case SND_SOC_DAIFMT_CBM_CFM
:
1566 /* Set to master mode */
1567 regval
|= M98095_DAI_MAS
;
1569 case SND_SOC_DAIFMT_CBS_CFM
:
1570 case SND_SOC_DAIFMT_CBM_CFS
:
1572 dev_err(codec
->dev
, "Clock mode unsupported");
1576 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
1577 case SND_SOC_DAIFMT_I2S
:
1578 regval
|= M98095_DAI_DLY
;
1580 case SND_SOC_DAIFMT_LEFT_J
:
1586 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
1587 case SND_SOC_DAIFMT_NB_NF
:
1589 case SND_SOC_DAIFMT_NB_IF
:
1590 regval
|= M98095_DAI_WCI
;
1592 case SND_SOC_DAIFMT_IB_NF
:
1593 regval
|= M98095_DAI_BCI
;
1595 case SND_SOC_DAIFMT_IB_IF
:
1596 regval
|= M98095_DAI_BCI
|M98095_DAI_WCI
;
1602 snd_soc_update_bits(codec
, M98095_02A_DAI1_FORMAT
,
1603 M98095_DAI_MAS
| M98095_DAI_DLY
| M98095_DAI_BCI
|
1604 M98095_DAI_WCI
, regval
);
1606 snd_soc_write(codec
, M98095_02B_DAI1_CLOCK
, M98095_DAI_BSEL64
);
1612 static int max98095_dai2_set_fmt(struct snd_soc_dai
*codec_dai
,
1615 struct snd_soc_codec
*codec
= codec_dai
->codec
;
1616 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1617 struct max98095_cdata
*cdata
;
1620 cdata
= &max98095
->dai
[1];
1622 if (fmt
!= cdata
->fmt
) {
1625 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1626 case SND_SOC_DAIFMT_CBS_CFS
:
1627 /* Slave mode PLL */
1628 snd_soc_write(codec
, M98095_032_DAI2_CLKCFG_HI
,
1630 snd_soc_write(codec
, M98095_033_DAI2_CLKCFG_LO
,
1633 case SND_SOC_DAIFMT_CBM_CFM
:
1634 /* Set to master mode */
1635 regval
|= M98095_DAI_MAS
;
1637 case SND_SOC_DAIFMT_CBS_CFM
:
1638 case SND_SOC_DAIFMT_CBM_CFS
:
1640 dev_err(codec
->dev
, "Clock mode unsupported");
1644 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
1645 case SND_SOC_DAIFMT_I2S
:
1646 regval
|= M98095_DAI_DLY
;
1648 case SND_SOC_DAIFMT_LEFT_J
:
1654 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
1655 case SND_SOC_DAIFMT_NB_NF
:
1657 case SND_SOC_DAIFMT_NB_IF
:
1658 regval
|= M98095_DAI_WCI
;
1660 case SND_SOC_DAIFMT_IB_NF
:
1661 regval
|= M98095_DAI_BCI
;
1663 case SND_SOC_DAIFMT_IB_IF
:
1664 regval
|= M98095_DAI_BCI
|M98095_DAI_WCI
;
1670 snd_soc_update_bits(codec
, M98095_034_DAI2_FORMAT
,
1671 M98095_DAI_MAS
| M98095_DAI_DLY
| M98095_DAI_BCI
|
1672 M98095_DAI_WCI
, regval
);
1674 snd_soc_write(codec
, M98095_035_DAI2_CLOCK
,
1681 static int max98095_dai3_set_fmt(struct snd_soc_dai
*codec_dai
,
1684 struct snd_soc_codec
*codec
= codec_dai
->codec
;
1685 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1686 struct max98095_cdata
*cdata
;
1689 cdata
= &max98095
->dai
[2];
1691 if (fmt
!= cdata
->fmt
) {
1694 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
1695 case SND_SOC_DAIFMT_CBS_CFS
:
1696 /* Slave mode PLL */
1697 snd_soc_write(codec
, M98095_03C_DAI3_CLKCFG_HI
,
1699 snd_soc_write(codec
, M98095_03D_DAI3_CLKCFG_LO
,
1702 case SND_SOC_DAIFMT_CBM_CFM
:
1703 /* Set to master mode */
1704 regval
|= M98095_DAI_MAS
;
1706 case SND_SOC_DAIFMT_CBS_CFM
:
1707 case SND_SOC_DAIFMT_CBM_CFS
:
1709 dev_err(codec
->dev
, "Clock mode unsupported");
1713 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
1714 case SND_SOC_DAIFMT_I2S
:
1715 regval
|= M98095_DAI_DLY
;
1717 case SND_SOC_DAIFMT_LEFT_J
:
1723 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
1724 case SND_SOC_DAIFMT_NB_NF
:
1726 case SND_SOC_DAIFMT_NB_IF
:
1727 regval
|= M98095_DAI_WCI
;
1729 case SND_SOC_DAIFMT_IB_NF
:
1730 regval
|= M98095_DAI_BCI
;
1732 case SND_SOC_DAIFMT_IB_IF
:
1733 regval
|= M98095_DAI_BCI
|M98095_DAI_WCI
;
1739 snd_soc_update_bits(codec
, M98095_03E_DAI3_FORMAT
,
1740 M98095_DAI_MAS
| M98095_DAI_DLY
| M98095_DAI_BCI
|
1741 M98095_DAI_WCI
, regval
);
1743 snd_soc_write(codec
, M98095_03F_DAI3_CLOCK
,
1750 static int max98095_set_bias_level(struct snd_soc_codec
*codec
,
1751 enum snd_soc_bias_level level
)
1756 case SND_SOC_BIAS_ON
:
1759 case SND_SOC_BIAS_PREPARE
:
1762 case SND_SOC_BIAS_STANDBY
:
1763 if (codec
->dapm
.bias_level
== SND_SOC_BIAS_OFF
) {
1764 ret
= snd_soc_cache_sync(codec
);
1767 dev_err(codec
->dev
, "Failed to sync cache: %d\n", ret
);
1772 snd_soc_update_bits(codec
, M98095_090_PWR_EN_IN
,
1773 M98095_MBEN
, M98095_MBEN
);
1776 case SND_SOC_BIAS_OFF
:
1777 snd_soc_update_bits(codec
, M98095_090_PWR_EN_IN
,
1779 codec
->cache_sync
= 1;
1782 codec
->dapm
.bias_level
= level
;
1786 #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
1787 #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
1789 static struct snd_soc_dai_ops max98095_dai1_ops
= {
1790 .set_sysclk
= max98095_dai_set_sysclk
,
1791 .set_fmt
= max98095_dai1_set_fmt
,
1792 .hw_params
= max98095_dai1_hw_params
,
1795 static struct snd_soc_dai_ops max98095_dai2_ops
= {
1796 .set_sysclk
= max98095_dai_set_sysclk
,
1797 .set_fmt
= max98095_dai2_set_fmt
,
1798 .hw_params
= max98095_dai2_hw_params
,
1801 static struct snd_soc_dai_ops max98095_dai3_ops
= {
1802 .set_sysclk
= max98095_dai_set_sysclk
,
1803 .set_fmt
= max98095_dai3_set_fmt
,
1804 .hw_params
= max98095_dai3_hw_params
,
1807 static struct snd_soc_dai_driver max98095_dai
[] = {
1811 .stream_name
= "HiFi Playback",
1814 .rates
= MAX98095_RATES
,
1815 .formats
= MAX98095_FORMATS
,
1818 .stream_name
= "HiFi Capture",
1821 .rates
= MAX98095_RATES
,
1822 .formats
= MAX98095_FORMATS
,
1824 .ops
= &max98095_dai1_ops
,
1829 .stream_name
= "Aux Playback",
1832 .rates
= MAX98095_RATES
,
1833 .formats
= MAX98095_FORMATS
,
1835 .ops
= &max98095_dai2_ops
,
1840 .stream_name
= "Voice Playback",
1843 .rates
= MAX98095_RATES
,
1844 .formats
= MAX98095_FORMATS
,
1846 .ops
= &max98095_dai3_ops
,
1851 static int max98095_get_eq_channel(const char *name
)
1853 if (strcmp(name
, "EQ1 Mode") == 0)
1855 if (strcmp(name
, "EQ2 Mode") == 0)
1860 static int max98095_put_eq_enum(struct snd_kcontrol
*kcontrol
,
1861 struct snd_ctl_elem_value
*ucontrol
)
1863 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
1864 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1865 struct max98095_pdata
*pdata
= max98095
->pdata
;
1866 int channel
= max98095_get_eq_channel(kcontrol
->id
.name
);
1867 struct max98095_cdata
*cdata
;
1868 int sel
= ucontrol
->value
.integer
.value
[0];
1869 struct max98095_eq_cfg
*coef_set
;
1870 int fs
, best
, best_val
, i
;
1871 int regmask
, regsave
;
1873 BUG_ON(channel
> 1);
1875 cdata
= &max98095
->dai
[channel
];
1877 if (sel
>= pdata
->eq_cfgcnt
)
1880 cdata
->eq_sel
= sel
;
1882 if (!pdata
|| !max98095
->eq_textcnt
)
1887 /* Find the selected configuration with nearest sample rate */
1890 for (i
= 0; i
< pdata
->eq_cfgcnt
; i
++) {
1891 if (strcmp(pdata
->eq_cfg
[i
].name
, max98095
->eq_texts
[sel
]) == 0 &&
1892 abs(pdata
->eq_cfg
[i
].rate
- fs
) < best_val
) {
1894 best_val
= abs(pdata
->eq_cfg
[i
].rate
- fs
);
1898 dev_dbg(codec
->dev
, "Selected %s/%dHz for %dHz sample rate\n",
1899 pdata
->eq_cfg
[best
].name
,
1900 pdata
->eq_cfg
[best
].rate
, fs
);
1902 coef_set
= &pdata
->eq_cfg
[best
];
1904 regmask
= (channel
== 0) ? M98095_EQ1EN
: M98095_EQ2EN
;
1906 /* Disable filter while configuring, and save current on/off state */
1907 regsave
= snd_soc_read(codec
, M98095_088_CFG_LEVEL
);
1908 snd_soc_update_bits(codec
, M98095_088_CFG_LEVEL
, regmask
, 0);
1910 mutex_lock(&codec
->mutex
);
1911 snd_soc_update_bits(codec
, M98095_00F_HOST_CFG
, M98095_SEG
, M98095_SEG
);
1912 m98095_eq_band(codec
, channel
, 0, coef_set
->band1
);
1913 m98095_eq_band(codec
, channel
, 1, coef_set
->band2
);
1914 m98095_eq_band(codec
, channel
, 2, coef_set
->band3
);
1915 m98095_eq_band(codec
, channel
, 3, coef_set
->band4
);
1916 m98095_eq_band(codec
, channel
, 4, coef_set
->band5
);
1917 snd_soc_update_bits(codec
, M98095_00F_HOST_CFG
, M98095_SEG
, 0);
1918 mutex_unlock(&codec
->mutex
);
1920 /* Restore the original on/off state */
1921 snd_soc_update_bits(codec
, M98095_088_CFG_LEVEL
, regmask
, regsave
);
1925 static int max98095_get_eq_enum(struct snd_kcontrol
*kcontrol
,
1926 struct snd_ctl_elem_value
*ucontrol
)
1928 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
1929 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1930 int channel
= max98095_get_eq_channel(kcontrol
->id
.name
);
1931 struct max98095_cdata
*cdata
;
1933 cdata
= &max98095
->dai
[channel
];
1934 ucontrol
->value
.enumerated
.item
[0] = cdata
->eq_sel
;
1939 static void max98095_handle_eq_pdata(struct snd_soc_codec
*codec
)
1941 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
1942 struct max98095_pdata
*pdata
= max98095
->pdata
;
1943 struct max98095_eq_cfg
*cfg
;
1944 unsigned int cfgcnt
;
1949 struct snd_kcontrol_new controls
[] = {
1950 SOC_ENUM_EXT("EQ1 Mode",
1952 max98095_get_eq_enum
,
1953 max98095_put_eq_enum
),
1954 SOC_ENUM_EXT("EQ2 Mode",
1956 max98095_get_eq_enum
,
1957 max98095_put_eq_enum
),
1960 cfg
= pdata
->eq_cfg
;
1961 cfgcnt
= pdata
->eq_cfgcnt
;
1963 /* Setup an array of texts for the equalizer enum.
1964 * This is based on Mark Brown's equalizer driver code.
1966 max98095
->eq_textcnt
= 0;
1967 max98095
->eq_texts
= NULL
;
1968 for (i
= 0; i
< cfgcnt
; i
++) {
1969 for (j
= 0; j
< max98095
->eq_textcnt
; j
++) {
1970 if (strcmp(cfg
[i
].name
, max98095
->eq_texts
[j
]) == 0)
1974 if (j
!= max98095
->eq_textcnt
)
1977 /* Expand the array */
1978 t
= krealloc(max98095
->eq_texts
,
1979 sizeof(char *) * (max98095
->eq_textcnt
+ 1),
1984 /* Store the new entry */
1985 t
[max98095
->eq_textcnt
] = cfg
[i
].name
;
1986 max98095
->eq_textcnt
++;
1987 max98095
->eq_texts
= t
;
1990 /* Now point the soc_enum to .texts array items */
1991 max98095
->eq_enum
.texts
= max98095
->eq_texts
;
1992 max98095
->eq_enum
.max
= max98095
->eq_textcnt
;
1994 ret
= snd_soc_add_controls(codec
, controls
, ARRAY_SIZE(controls
));
1996 dev_err(codec
->dev
, "Failed to add EQ control: %d\n", ret
);
1999 static int max98095_get_bq_channel(const char *name
)
2001 if (strcmp(name
, "Biquad1 Mode") == 0)
2003 if (strcmp(name
, "Biquad2 Mode") == 0)
2008 static int max98095_put_bq_enum(struct snd_kcontrol
*kcontrol
,
2009 struct snd_ctl_elem_value
*ucontrol
)
2011 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
2012 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
2013 struct max98095_pdata
*pdata
= max98095
->pdata
;
2014 int channel
= max98095_get_bq_channel(kcontrol
->id
.name
);
2015 struct max98095_cdata
*cdata
;
2016 int sel
= ucontrol
->value
.integer
.value
[0];
2017 struct max98095_biquad_cfg
*coef_set
;
2018 int fs
, best
, best_val
, i
;
2019 int regmask
, regsave
;
2021 BUG_ON(channel
> 1);
2023 cdata
= &max98095
->dai
[channel
];
2025 if (sel
>= pdata
->bq_cfgcnt
)
2028 cdata
->bq_sel
= sel
;
2030 if (!pdata
|| !max98095
->bq_textcnt
)
2035 /* Find the selected configuration with nearest sample rate */
2038 for (i
= 0; i
< pdata
->bq_cfgcnt
; i
++) {
2039 if (strcmp(pdata
->bq_cfg
[i
].name
, max98095
->bq_texts
[sel
]) == 0 &&
2040 abs(pdata
->bq_cfg
[i
].rate
- fs
) < best_val
) {
2042 best_val
= abs(pdata
->bq_cfg
[i
].rate
- fs
);
2046 dev_dbg(codec
->dev
, "Selected %s/%dHz for %dHz sample rate\n",
2047 pdata
->bq_cfg
[best
].name
,
2048 pdata
->bq_cfg
[best
].rate
, fs
);
2050 coef_set
= &pdata
->bq_cfg
[best
];
2052 regmask
= (channel
== 0) ? M98095_BQ1EN
: M98095_BQ2EN
;
2054 /* Disable filter while configuring, and save current on/off state */
2055 regsave
= snd_soc_read(codec
, M98095_088_CFG_LEVEL
);
2056 snd_soc_update_bits(codec
, M98095_088_CFG_LEVEL
, regmask
, 0);
2058 mutex_lock(&codec
->mutex
);
2059 snd_soc_update_bits(codec
, M98095_00F_HOST_CFG
, M98095_SEG
, M98095_SEG
);
2060 m98095_biquad_band(codec
, channel
, 0, coef_set
->band1
);
2061 m98095_biquad_band(codec
, channel
, 1, coef_set
->band2
);
2062 snd_soc_update_bits(codec
, M98095_00F_HOST_CFG
, M98095_SEG
, 0);
2063 mutex_unlock(&codec
->mutex
);
2065 /* Restore the original on/off state */
2066 snd_soc_update_bits(codec
, M98095_088_CFG_LEVEL
, regmask
, regsave
);
2070 static int max98095_get_bq_enum(struct snd_kcontrol
*kcontrol
,
2071 struct snd_ctl_elem_value
*ucontrol
)
2073 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
2074 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
2075 int channel
= max98095_get_bq_channel(kcontrol
->id
.name
);
2076 struct max98095_cdata
*cdata
;
2078 cdata
= &max98095
->dai
[channel
];
2079 ucontrol
->value
.enumerated
.item
[0] = cdata
->bq_sel
;
2084 static void max98095_handle_bq_pdata(struct snd_soc_codec
*codec
)
2086 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
2087 struct max98095_pdata
*pdata
= max98095
->pdata
;
2088 struct max98095_biquad_cfg
*cfg
;
2089 unsigned int cfgcnt
;
2094 struct snd_kcontrol_new controls
[] = {
2095 SOC_ENUM_EXT("Biquad1 Mode",
2097 max98095_get_bq_enum
,
2098 max98095_put_bq_enum
),
2099 SOC_ENUM_EXT("Biquad2 Mode",
2101 max98095_get_bq_enum
,
2102 max98095_put_bq_enum
),
2105 cfg
= pdata
->bq_cfg
;
2106 cfgcnt
= pdata
->bq_cfgcnt
;
2108 /* Setup an array of texts for the biquad enum.
2109 * This is based on Mark Brown's equalizer driver code.
2111 max98095
->bq_textcnt
= 0;
2112 max98095
->bq_texts
= NULL
;
2113 for (i
= 0; i
< cfgcnt
; i
++) {
2114 for (j
= 0; j
< max98095
->bq_textcnt
; j
++) {
2115 if (strcmp(cfg
[i
].name
, max98095
->bq_texts
[j
]) == 0)
2119 if (j
!= max98095
->bq_textcnt
)
2122 /* Expand the array */
2123 t
= krealloc(max98095
->bq_texts
,
2124 sizeof(char *) * (max98095
->bq_textcnt
+ 1),
2129 /* Store the new entry */
2130 t
[max98095
->bq_textcnt
] = cfg
[i
].name
;
2131 max98095
->bq_textcnt
++;
2132 max98095
->bq_texts
= t
;
2135 /* Now point the soc_enum to .texts array items */
2136 max98095
->bq_enum
.texts
= max98095
->bq_texts
;
2137 max98095
->bq_enum
.max
= max98095
->bq_textcnt
;
2139 ret
= snd_soc_add_controls(codec
, controls
, ARRAY_SIZE(controls
));
2141 dev_err(codec
->dev
, "Failed to add Biquad control: %d\n", ret
);
2144 static void max98095_handle_pdata(struct snd_soc_codec
*codec
)
2146 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
2147 struct max98095_pdata
*pdata
= max98095
->pdata
;
2151 dev_dbg(codec
->dev
, "No platform data\n");
2155 /* Configure mic for analog/digital mic mode */
2156 if (pdata
->digmic_left_mode
)
2157 regval
|= M98095_DIGMIC_L
;
2159 if (pdata
->digmic_right_mode
)
2160 regval
|= M98095_DIGMIC_R
;
2162 snd_soc_write(codec
, M98095_087_CFG_MIC
, regval
);
2164 /* Configure equalizers */
2165 if (pdata
->eq_cfgcnt
)
2166 max98095_handle_eq_pdata(codec
);
2168 /* Configure bi-quad filters */
2169 if (pdata
->bq_cfgcnt
)
2170 max98095_handle_bq_pdata(codec
);
2174 static int max98095_suspend(struct snd_soc_codec
*codec
, pm_message_t state
)
2176 max98095_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
2181 static int max98095_resume(struct snd_soc_codec
*codec
)
2183 max98095_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
2188 #define max98095_suspend NULL
2189 #define max98095_resume NULL
2192 static int max98095_reset(struct snd_soc_codec
*codec
)
2196 /* Gracefully reset the DSP core and the codec hardware
2197 * in a proper sequence */
2198 ret
= snd_soc_write(codec
, M98095_00F_HOST_CFG
, 0);
2200 dev_err(codec
->dev
, "Failed to reset DSP: %d\n", ret
);
2204 ret
= snd_soc_write(codec
, M98095_097_PWR_SYS
, 0);
2206 dev_err(codec
->dev
, "Failed to reset codec: %d\n", ret
);
2210 /* Reset to hardware default for registers, as there is not
2211 * a soft reset hardware control register */
2212 for (i
= M98095_010_HOST_INT_CFG
; i
< M98095_REG_MAX_CACHED
; i
++) {
2213 ret
= snd_soc_write(codec
, i
, max98095_reg_def
[i
]);
2215 dev_err(codec
->dev
, "Failed to reset: %d\n", ret
);
2223 static int max98095_probe(struct snd_soc_codec
*codec
)
2225 struct max98095_priv
*max98095
= snd_soc_codec_get_drvdata(codec
);
2226 struct max98095_cdata
*cdata
;
2229 ret
= snd_soc_codec_set_cache_io(codec
, 8, 8, SND_SOC_I2C
);
2231 dev_err(codec
->dev
, "Failed to set cache I/O: %d\n", ret
);
2235 /* reset the codec, the DSP core, and disable all interrupts */
2236 max98095_reset(codec
);
2238 /* initialize private data */
2240 max98095
->sysclk
= (unsigned)-1;
2241 max98095
->eq_textcnt
= 0;
2242 max98095
->bq_textcnt
= 0;
2244 cdata
= &max98095
->dai
[0];
2245 cdata
->rate
= (unsigned)-1;
2246 cdata
->fmt
= (unsigned)-1;
2250 cdata
= &max98095
->dai
[1];
2251 cdata
->rate
= (unsigned)-1;
2252 cdata
->fmt
= (unsigned)-1;
2256 cdata
= &max98095
->dai
[2];
2257 cdata
->rate
= (unsigned)-1;
2258 cdata
->fmt
= (unsigned)-1;
2262 max98095
->lin_state
= 0;
2263 max98095
->mic1pre
= 0;
2264 max98095
->mic2pre
= 0;
2266 ret
= snd_soc_read(codec
, M98095_0FF_REV_ID
);
2268 dev_err(codec
->dev
, "Failed to read device revision: %d\n",
2272 dev_info(codec
->dev
, "revision %c\n", ret
+ 'A');
2274 snd_soc_write(codec
, M98095_097_PWR_SYS
, M98095_PWRSV
);
2276 /* initialize registers cache to hardware default */
2277 max98095_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
2279 snd_soc_write(codec
, M98095_048_MIX_DAC_LR
,
2280 M98095_DAI1L_TO_DACL
|M98095_DAI1R_TO_DACR
);
2282 snd_soc_write(codec
, M98095_049_MIX_DAC_M
,
2283 M98095_DAI2M_TO_DACM
|M98095_DAI3M_TO_DACM
);
2285 snd_soc_write(codec
, M98095_092_PWR_EN_OUT
, M98095_SPK_SPREADSPECTRUM
);
2286 snd_soc_write(codec
, M98095_045_CFG_DSP
, M98095_DSPNORMAL
);
2287 snd_soc_write(codec
, M98095_04E_CFG_HP
, M98095_HPNORMAL
);
2289 snd_soc_write(codec
, M98095_02C_DAI1_IOCFG
,
2290 M98095_S1NORMAL
|M98095_SDATA
);
2292 snd_soc_write(codec
, M98095_036_DAI2_IOCFG
,
2293 M98095_S2NORMAL
|M98095_SDATA
);
2295 snd_soc_write(codec
, M98095_040_DAI3_IOCFG
,
2296 M98095_S3NORMAL
|M98095_SDATA
);
2298 max98095_handle_pdata(codec
);
2300 /* take the codec out of the shut down */
2301 snd_soc_update_bits(codec
, M98095_097_PWR_SYS
, M98095_SHDNRUN
,
2304 max98095_add_widgets(codec
);
2310 static int max98095_remove(struct snd_soc_codec
*codec
)
2312 max98095_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
2317 static struct snd_soc_codec_driver soc_codec_dev_max98095
= {
2318 .probe
= max98095_probe
,
2319 .remove
= max98095_remove
,
2320 .suspend
= max98095_suspend
,
2321 .resume
= max98095_resume
,
2322 .set_bias_level
= max98095_set_bias_level
,
2323 .reg_cache_size
= ARRAY_SIZE(max98095_reg_def
),
2324 .reg_word_size
= sizeof(u8
),
2325 .reg_cache_default
= max98095_reg_def
,
2326 .readable_register
= max98095_readable
,
2327 .volatile_register
= max98095_volatile
,
2328 .dapm_widgets
= max98095_dapm_widgets
,
2329 .num_dapm_widgets
= ARRAY_SIZE(max98095_dapm_widgets
),
2330 .dapm_routes
= max98095_audio_map
,
2331 .num_dapm_routes
= ARRAY_SIZE(max98095_audio_map
),
2334 static int max98095_i2c_probe(struct i2c_client
*i2c
,
2335 const struct i2c_device_id
*id
)
2337 struct max98095_priv
*max98095
;
2340 max98095
= kzalloc(sizeof(struct max98095_priv
), GFP_KERNEL
);
2341 if (max98095
== NULL
)
2344 max98095
->devtype
= id
->driver_data
;
2345 i2c_set_clientdata(i2c
, max98095
);
2346 max98095
->control_data
= i2c
;
2347 max98095
->pdata
= i2c
->dev
.platform_data
;
2349 ret
= snd_soc_register_codec(&i2c
->dev
,
2350 &soc_codec_dev_max98095
, &max98095_dai
[0], 3);
2356 static int __devexit
max98095_i2c_remove(struct i2c_client
*client
)
2358 snd_soc_unregister_codec(&client
->dev
);
2359 kfree(i2c_get_clientdata(client
));
2364 static const struct i2c_device_id max98095_i2c_id
[] = {
2365 { "max98095", MAX98095
},
2368 MODULE_DEVICE_TABLE(i2c
, max98095_i2c_id
);
2370 static struct i2c_driver max98095_i2c_driver
= {
2373 .owner
= THIS_MODULE
,
2375 .probe
= max98095_i2c_probe
,
2376 .remove
= __devexit_p(max98095_i2c_remove
),
2377 .id_table
= max98095_i2c_id
,
2380 static int __init
max98095_init(void)
2384 ret
= i2c_add_driver(&max98095_i2c_driver
);
2386 pr_err("Failed to register max98095 I2C driver: %d\n", ret
);
2390 module_init(max98095_init
);
2392 static void __exit
max98095_exit(void)
2394 i2c_del_driver(&max98095_i2c_driver
);
2396 module_exit(max98095_exit
);
2398 MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
2399 MODULE_AUTHOR("Peter Hsiang");
2400 MODULE_LICENSE("GPL");