2 * Fifo-attached Serial Interface (FSI) support for SH7724
4 * Copyright (C) 2009 Renesas Solutions Corp.
5 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
8 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/delay.h>
16 #include <linux/pm_runtime.h>
18 #include <linux/slab.h>
19 #include <sound/soc.h>
20 #include <sound/sh_fsi.h>
22 /* PortA/PortB register */
23 #define REG_DO_FMT 0x0000
24 #define REG_DOFF_CTL 0x0004
25 #define REG_DOFF_ST 0x0008
26 #define REG_DI_FMT 0x000C
27 #define REG_DIFF_CTL 0x0010
28 #define REG_DIFF_ST 0x0014
29 #define REG_CKG1 0x0018
30 #define REG_CKG2 0x001C
31 #define REG_DIDT 0x0020
32 #define REG_DODT 0x0024
33 #define REG_MUTE_ST 0x0028
34 #define REG_OUT_SEL 0x0030
37 #define MST_CLK_RST 0x0210
38 #define MST_SOFT_RST 0x0214
39 #define MST_FIFO_SZ 0x0218
41 /* core register (depend on FSI version) */
42 #define A_MST_CTLR 0x0180
43 #define B_MST_CTLR 0x01A0
44 #define CPU_INT_ST 0x01F4
45 #define CPU_IEMSK 0x01F8
46 #define CPU_IMSK 0x01FC
53 #define CR_BWS_24 (0x0 << 20) /* FSI2 */
54 #define CR_BWS_16 (0x1 << 20) /* FSI2 */
55 #define CR_BWS_20 (0x2 << 20) /* FSI2 */
57 #define CR_DTMD_PCM (0x0 << 8) /* FSI2 */
58 #define CR_DTMD_SPDIF_PCM (0x1 << 8) /* FSI2 */
59 #define CR_DTMD_SPDIF_STREAM (0x2 << 8) /* FSI2 */
61 #define CR_MONO (0x0 << 4)
62 #define CR_MONO_D (0x1 << 4)
63 #define CR_PCM (0x2 << 4)
64 #define CR_I2S (0x3 << 4)
65 #define CR_TDM (0x4 << 4)
66 #define CR_TDM_D (0x5 << 4)
70 #define IRQ_HALF 0x00100000
71 #define FIFO_CLR 0x00000001
74 #define ERR_OVER 0x00000010
75 #define ERR_UNDER 0x00000001
76 #define ST_ERR (ERR_OVER | ERR_UNDER)
79 #define ACKMD_MASK 0x00007000
80 #define BPFMD_MASK 0x00000700
85 #define BP (1 << 4) /* Fix the signal of Biphase output */
86 #define SE (1 << 0) /* Fix the master clock */
89 #define B_CLK 0x00000010
90 #define A_CLK 0x00000001
92 /* IO SHIFT / MACRO */
97 #define AB_IO(param, shift) (param << shift)
100 #define PBSR (1 << 12) /* Port B Software Reset */
101 #define PASR (1 << 8) /* Port A Software Reset */
102 #define IR (1 << 4) /* Interrupt Reset */
103 #define FSISR (1 << 0) /* Software Reset */
106 #define DMMD (1 << 4) /* SPDIF output timing 0: Biphase only */
107 /* 1: Biphase and serial */
110 #define FIFO_SZ_MASK 0x7
112 #define FSI_RATES SNDRV_PCM_RATE_8000_96000
114 #define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)
116 typedef int (*set_rate_func
)(struct device
*dev
, int is_porta
, int rate
, int enable
);
119 * FSI driver use below type name for variable
121 * xxx_len : data length
122 * xxx_width : data width
123 * xxx_offset : data offset
124 * xxx_num : number of data
132 struct snd_pcm_substream
*substream
;
147 struct fsi_master
*master
;
150 struct fsi_stream playback
;
151 struct fsi_stream capture
;
169 struct fsi_priv fsia
;
170 struct fsi_priv fsib
;
171 struct fsi_core
*core
;
172 struct sh_fsi_platform_info
*info
;
177 * basic read write function
180 static void __fsi_reg_write(u32 reg
, u32 data
)
182 /* valid data area is 24bit */
185 __raw_writel(data
, reg
);
188 static u32
__fsi_reg_read(u32 reg
)
190 return __raw_readl(reg
);
193 static void __fsi_reg_mask_set(u32 reg
, u32 mask
, u32 data
)
195 u32 val
= __fsi_reg_read(reg
);
200 __fsi_reg_write(reg
, val
);
203 #define fsi_reg_write(p, r, d)\
204 __fsi_reg_write((u32)(p->base + REG_##r), d)
206 #define fsi_reg_read(p, r)\
207 __fsi_reg_read((u32)(p->base + REG_##r))
209 #define fsi_reg_mask_set(p, r, m, d)\
210 __fsi_reg_mask_set((u32)(p->base + REG_##r), m, d)
212 #define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
213 #define fsi_core_read(p, r) _fsi_master_read(p, p->core->r)
214 static u32
_fsi_master_read(struct fsi_master
*master
, u32 reg
)
219 spin_lock_irqsave(&master
->lock
, flags
);
220 ret
= __fsi_reg_read((u32
)(master
->base
+ reg
));
221 spin_unlock_irqrestore(&master
->lock
, flags
);
226 #define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
227 #define fsi_core_mask_set(p, r, m, d) _fsi_master_mask_set(p, p->core->r, m, d)
228 static void _fsi_master_mask_set(struct fsi_master
*master
,
229 u32 reg
, u32 mask
, u32 data
)
233 spin_lock_irqsave(&master
->lock
, flags
);
234 __fsi_reg_mask_set((u32
)(master
->base
+ reg
), mask
, data
);
235 spin_unlock_irqrestore(&master
->lock
, flags
);
242 static struct fsi_master
*fsi_get_master(struct fsi_priv
*fsi
)
247 static int fsi_is_port_a(struct fsi_priv
*fsi
)
249 return fsi
->master
->base
== fsi
->base
;
252 static struct snd_soc_dai
*fsi_get_dai(struct snd_pcm_substream
*substream
)
254 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
259 static struct fsi_priv
*fsi_get_priv_frm_dai(struct snd_soc_dai
*dai
)
261 struct fsi_master
*master
= snd_soc_dai_get_drvdata(dai
);
264 return &master
->fsia
;
266 return &master
->fsib
;
269 static struct fsi_priv
*fsi_get_priv(struct snd_pcm_substream
*substream
)
271 return fsi_get_priv_frm_dai(fsi_get_dai(substream
));
274 static set_rate_func
fsi_get_info_set_rate(struct fsi_master
*master
)
279 return master
->info
->set_rate
;
282 static u32
fsi_get_info_flags(struct fsi_priv
*fsi
)
284 int is_porta
= fsi_is_port_a(fsi
);
285 struct fsi_master
*master
= fsi_get_master(fsi
);
290 return is_porta
? master
->info
->porta_flags
:
291 master
->info
->portb_flags
;
294 static inline int fsi_stream_is_play(int stream
)
296 return stream
== SNDRV_PCM_STREAM_PLAYBACK
;
299 static inline int fsi_is_play(struct snd_pcm_substream
*substream
)
301 return fsi_stream_is_play(substream
->stream
);
304 static inline struct fsi_stream
*fsi_get_stream(struct fsi_priv
*fsi
,
307 return is_play
? &fsi
->playback
: &fsi
->capture
;
310 static u32
fsi_get_port_shift(struct fsi_priv
*fsi
, int is_play
)
312 int is_porta
= fsi_is_port_a(fsi
);
316 shift
= is_play
? AO_SHIFT
: AI_SHIFT
;
318 shift
= is_play
? BO_SHIFT
: BI_SHIFT
;
323 static void fsi_stream_push(struct fsi_priv
*fsi
,
325 struct snd_pcm_substream
*substream
,
329 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
331 io
->substream
= substream
;
332 io
->buff_len
= buffer_len
;
334 io
->period_len
= period_len
;
336 io
->oerr_num
= -1; /* ignore 1st err */
337 io
->uerr_num
= -1; /* ignore 1st err */
340 static void fsi_stream_pop(struct fsi_priv
*fsi
, int is_play
)
342 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
343 struct snd_soc_dai
*dai
= fsi_get_dai(io
->substream
);
346 if (io
->oerr_num
> 0)
347 dev_err(dai
->dev
, "over_run = %d\n", io
->oerr_num
);
349 if (io
->uerr_num
> 0)
350 dev_err(dai
->dev
, "under_run = %d\n", io
->uerr_num
);
352 io
->substream
= NULL
;
361 static int fsi_get_fifo_data_num(struct fsi_priv
*fsi
, int is_play
)
367 fsi_reg_read(fsi
, DOFF_ST
) :
368 fsi_reg_read(fsi
, DIFF_ST
);
370 data_num
= 0x1ff & (status
>> 8);
371 data_num
*= fsi
->chan_num
;
376 static int fsi_len2num(int len
, int width
)
381 #define fsi_num2offset(a, b) fsi_num2len(a, b)
382 static int fsi_num2len(int num
, int width
)
387 static int fsi_get_frame_width(struct fsi_priv
*fsi
, int is_play
)
389 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
390 struct snd_pcm_substream
*substream
= io
->substream
;
391 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
393 return frames_to_bytes(runtime
, 1) / fsi
->chan_num
;
396 static void fsi_count_fifo_err(struct fsi_priv
*fsi
)
398 u32 ostatus
= fsi_reg_read(fsi
, DOFF_ST
);
399 u32 istatus
= fsi_reg_read(fsi
, DIFF_ST
);
401 if (ostatus
& ERR_OVER
)
402 fsi
->playback
.oerr_num
++;
404 if (ostatus
& ERR_UNDER
)
405 fsi
->playback
.uerr_num
++;
407 if (istatus
& ERR_OVER
)
408 fsi
->capture
.oerr_num
++;
410 if (istatus
& ERR_UNDER
)
411 fsi
->capture
.uerr_num
++;
413 fsi_reg_write(fsi
, DOFF_ST
, 0);
414 fsi_reg_write(fsi
, DIFF_ST
, 0);
421 static u8
*fsi_dma_get_area(struct fsi_priv
*fsi
, int stream
)
423 int is_play
= fsi_stream_is_play(stream
);
424 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
426 return io
->substream
->runtime
->dma_area
+ io
->buff_offset
;
429 static void fsi_dma_soft_push16(struct fsi_priv
*fsi
, int num
)
434 start
= (u16
*)fsi_dma_get_area(fsi
, SNDRV_PCM_STREAM_PLAYBACK
);
436 for (i
= 0; i
< num
; i
++)
437 fsi_reg_write(fsi
, DODT
, ((u32
)*(start
+ i
) << 8));
440 static void fsi_dma_soft_pop16(struct fsi_priv
*fsi
, int num
)
445 start
= (u16
*)fsi_dma_get_area(fsi
, SNDRV_PCM_STREAM_CAPTURE
);
448 for (i
= 0; i
< num
; i
++)
449 *(start
+ i
) = (u16
)(fsi_reg_read(fsi
, DIDT
) >> 8);
452 static void fsi_dma_soft_push32(struct fsi_priv
*fsi
, int num
)
457 start
= (u32
*)fsi_dma_get_area(fsi
, SNDRV_PCM_STREAM_PLAYBACK
);
460 for (i
= 0; i
< num
; i
++)
461 fsi_reg_write(fsi
, DODT
, *(start
+ i
));
464 static void fsi_dma_soft_pop32(struct fsi_priv
*fsi
, int num
)
469 start
= (u32
*)fsi_dma_get_area(fsi
, SNDRV_PCM_STREAM_CAPTURE
);
471 for (i
= 0; i
< num
; i
++)
472 *(start
+ i
) = fsi_reg_read(fsi
, DIDT
);
479 static void fsi_irq_enable(struct fsi_priv
*fsi
, int is_play
)
481 u32 data
= AB_IO(1, fsi_get_port_shift(fsi
, is_play
));
482 struct fsi_master
*master
= fsi_get_master(fsi
);
484 fsi_core_mask_set(master
, imsk
, data
, data
);
485 fsi_core_mask_set(master
, iemsk
, data
, data
);
488 static void fsi_irq_disable(struct fsi_priv
*fsi
, int is_play
)
490 u32 data
= AB_IO(1, fsi_get_port_shift(fsi
, is_play
));
491 struct fsi_master
*master
= fsi_get_master(fsi
);
493 fsi_core_mask_set(master
, imsk
, data
, 0);
494 fsi_core_mask_set(master
, iemsk
, data
, 0);
497 static u32
fsi_irq_get_status(struct fsi_master
*master
)
499 return fsi_core_read(master
, int_st
);
502 static void fsi_irq_clear_status(struct fsi_priv
*fsi
)
505 struct fsi_master
*master
= fsi_get_master(fsi
);
507 data
|= AB_IO(1, fsi_get_port_shift(fsi
, 0));
508 data
|= AB_IO(1, fsi_get_port_shift(fsi
, 1));
510 /* clear interrupt factor */
511 fsi_core_mask_set(master
, int_st
, data
, 0);
515 * SPDIF master clock function
517 * These functions are used later FSI2
519 static void fsi_spdif_clk_ctrl(struct fsi_priv
*fsi
, int enable
)
521 struct fsi_master
*master
= fsi_get_master(fsi
);
524 if (master
->core
->ver
< 2) {
525 pr_err("fsi: register access err (%s)\n", __func__
);
530 val
= enable
? mask
: 0;
533 fsi_core_mask_set(master
, a_mclk
, mask
, val
) :
534 fsi_core_mask_set(master
, b_mclk
, mask
, val
);
541 static void fsi_clk_ctrl(struct fsi_priv
*fsi
, int enable
)
543 u32 val
= fsi_is_port_a(fsi
) ? (1 << 0) : (1 << 4);
544 struct fsi_master
*master
= fsi_get_master(fsi
);
547 fsi_master_mask_set(master
, CLK_RST
, val
, val
);
549 fsi_master_mask_set(master
, CLK_RST
, val
, 0);
552 static void fsi_fifo_init(struct fsi_priv
*fsi
,
554 struct snd_soc_dai
*dai
)
556 struct fsi_master
*master
= fsi_get_master(fsi
);
557 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
560 /* get on-chip RAM capacity */
561 shift
= fsi_master_read(master
, FIFO_SZ
);
562 shift
>>= fsi_get_port_shift(fsi
, is_play
);
563 shift
&= FIFO_SZ_MASK
;
564 io
->fifo_max_num
= 256 << shift
;
565 dev_dbg(dai
->dev
, "fifo = %d words\n", io
->fifo_max_num
);
568 * The maximum number of sample data varies depending
569 * on the number of channels selected for the format.
571 * FIFOs are used in 4-channel units in 3-channel mode
572 * and in 8-channel units in 5- to 7-channel mode
573 * meaning that more FIFOs than the required size of DPRAM
576 * ex) if 256 words of DP-RAM is connected
577 * 1 channel: 256 (256 x 1 = 256)
578 * 2 channels: 128 (128 x 2 = 256)
579 * 3 channels: 64 ( 64 x 3 = 192)
580 * 4 channels: 64 ( 64 x 4 = 256)
581 * 5 channels: 32 ( 32 x 5 = 160)
582 * 6 channels: 32 ( 32 x 6 = 192)
583 * 7 channels: 32 ( 32 x 7 = 224)
584 * 8 channels: 32 ( 32 x 8 = 256)
586 for (i
= 1; i
< fsi
->chan_num
; i
<<= 1)
587 io
->fifo_max_num
>>= 1;
588 dev_dbg(dai
->dev
, "%d channel %d store\n",
589 fsi
->chan_num
, io
->fifo_max_num
);
592 * set interrupt generation factor
596 fsi_reg_write(fsi
, DOFF_CTL
, IRQ_HALF
);
597 fsi_reg_mask_set(fsi
, DOFF_CTL
, FIFO_CLR
, FIFO_CLR
);
599 fsi_reg_write(fsi
, DIFF_CTL
, IRQ_HALF
);
600 fsi_reg_mask_set(fsi
, DIFF_CTL
, FIFO_CLR
, FIFO_CLR
);
604 static void fsi_soft_all_reset(struct fsi_master
*master
)
607 fsi_master_mask_set(master
, SOFT_RST
, PASR
| PBSR
, 0);
611 fsi_master_mask_set(master
, SOFT_RST
, FSISR
, 0);
612 fsi_master_mask_set(master
, SOFT_RST
, FSISR
, FSISR
);
616 static int fsi_fifo_data_ctrl(struct fsi_priv
*fsi
, int stream
)
618 struct snd_pcm_runtime
*runtime
;
619 struct snd_pcm_substream
*substream
= NULL
;
620 int is_play
= fsi_stream_is_play(stream
);
621 struct fsi_stream
*io
= fsi_get_stream(fsi
, is_play
);
622 int data_residue_num
;
627 void (*fn
)(struct fsi_priv
*fsi
, int size
);
631 !io
->substream
->runtime
)
635 substream
= io
->substream
;
636 runtime
= substream
->runtime
;
638 /* FSI FIFO has limit.
639 * So, this driver can not send periods data at a time
641 if (io
->buff_offset
>=
642 fsi_num2offset(io
->period_num
+ 1, io
->period_len
)) {
645 io
->period_num
= (io
->period_num
+ 1) % runtime
->periods
;
647 if (0 == io
->period_num
)
651 /* get 1 channel data width */
652 ch_width
= fsi_get_frame_width(fsi
, is_play
);
654 /* get residue data number of alsa */
655 data_residue_num
= fsi_len2num(io
->buff_len
- io
->buff_offset
,
662 * data_num_max : number of FSI fifo free space
663 * data_num : number of ALSA residue data
665 data_num_max
= io
->fifo_max_num
* fsi
->chan_num
;
666 data_num_max
-= fsi_get_fifo_data_num(fsi
, is_play
);
668 data_num
= data_residue_num
;
672 fn
= fsi_dma_soft_push16
;
675 fn
= fsi_dma_soft_push32
;
684 * data_num_max : number of ALSA free space
685 * data_num : number of data in FSI fifo
687 data_num_max
= data_residue_num
;
688 data_num
= fsi_get_fifo_data_num(fsi
, is_play
);
692 fn
= fsi_dma_soft_pop16
;
695 fn
= fsi_dma_soft_pop32
;
702 data_num
= min(data_num
, data_num_max
);
706 /* update buff_offset */
707 io
->buff_offset
+= fsi_num2offset(data_num
, ch_width
);
710 snd_pcm_period_elapsed(substream
);
715 static int fsi_data_pop(struct fsi_priv
*fsi
)
717 return fsi_fifo_data_ctrl(fsi
, SNDRV_PCM_STREAM_CAPTURE
);
720 static int fsi_data_push(struct fsi_priv
*fsi
)
722 return fsi_fifo_data_ctrl(fsi
, SNDRV_PCM_STREAM_PLAYBACK
);
725 static irqreturn_t
fsi_interrupt(int irq
, void *data
)
727 struct fsi_master
*master
= data
;
728 u32 int_st
= fsi_irq_get_status(master
);
730 /* clear irq status */
731 fsi_master_mask_set(master
, SOFT_RST
, IR
, 0);
732 fsi_master_mask_set(master
, SOFT_RST
, IR
, IR
);
734 if (int_st
& AB_IO(1, AO_SHIFT
))
735 fsi_data_push(&master
->fsia
);
736 if (int_st
& AB_IO(1, BO_SHIFT
))
737 fsi_data_push(&master
->fsib
);
738 if (int_st
& AB_IO(1, AI_SHIFT
))
739 fsi_data_pop(&master
->fsia
);
740 if (int_st
& AB_IO(1, BI_SHIFT
))
741 fsi_data_pop(&master
->fsib
);
743 fsi_count_fifo_err(&master
->fsia
);
744 fsi_count_fifo_err(&master
->fsib
);
746 fsi_irq_clear_status(&master
->fsia
);
747 fsi_irq_clear_status(&master
->fsib
);
756 static int fsi_dai_startup(struct snd_pcm_substream
*substream
,
757 struct snd_soc_dai
*dai
)
759 struct fsi_priv
*fsi
= fsi_get_priv(substream
);
760 u32 flags
= fsi_get_info_flags(fsi
);
762 int is_play
= fsi_is_play(substream
);
764 pm_runtime_get_sync(dai
->dev
);
767 /* clock inversion (CKG2) */
769 if (SH_FSI_LRM_INV
& flags
)
771 if (SH_FSI_BRM_INV
& flags
)
773 if (SH_FSI_LRS_INV
& flags
)
775 if (SH_FSI_BRS_INV
& flags
)
778 fsi_reg_write(fsi
, CKG2
, data
);
781 fsi_irq_disable(fsi
, is_play
);
782 fsi_irq_clear_status(fsi
);
785 fsi_fifo_init(fsi
, is_play
, dai
);
790 static void fsi_dai_shutdown(struct snd_pcm_substream
*substream
,
791 struct snd_soc_dai
*dai
)
793 struct fsi_priv
*fsi
= fsi_get_priv(substream
);
794 int is_play
= fsi_is_play(substream
);
795 struct fsi_master
*master
= fsi_get_master(fsi
);
796 set_rate_func set_rate
;
798 fsi_irq_disable(fsi
, is_play
);
799 fsi_clk_ctrl(fsi
, 0);
801 set_rate
= fsi_get_info_set_rate(master
);
802 if (set_rate
&& fsi
->rate
)
803 set_rate(dai
->dev
, fsi_is_port_a(fsi
), fsi
->rate
, 0);
806 pm_runtime_put_sync(dai
->dev
);
809 static int fsi_dai_trigger(struct snd_pcm_substream
*substream
, int cmd
,
810 struct snd_soc_dai
*dai
)
812 struct fsi_priv
*fsi
= fsi_get_priv(substream
);
813 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
814 int is_play
= fsi_is_play(substream
);
818 case SNDRV_PCM_TRIGGER_START
:
819 fsi_stream_push(fsi
, is_play
, substream
,
820 frames_to_bytes(runtime
, runtime
->buffer_size
),
821 frames_to_bytes(runtime
, runtime
->period_size
));
822 ret
= is_play
? fsi_data_push(fsi
) : fsi_data_pop(fsi
);
823 fsi_irq_enable(fsi
, is_play
);
825 case SNDRV_PCM_TRIGGER_STOP
:
826 fsi_irq_disable(fsi
, is_play
);
827 fsi_stream_pop(fsi
, is_play
);
834 static int fsi_set_fmt_dai(struct fsi_priv
*fsi
, unsigned int fmt
)
838 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
839 case SND_SOC_DAIFMT_I2S
:
843 case SND_SOC_DAIFMT_LEFT_J
:
851 fsi_reg_write(fsi
, DO_FMT
, data
);
852 fsi_reg_write(fsi
, DI_FMT
, data
);
857 static int fsi_set_fmt_spdif(struct fsi_priv
*fsi
)
859 struct fsi_master
*master
= fsi_get_master(fsi
);
862 if (master
->core
->ver
< 2)
865 data
= CR_BWS_16
| CR_DTMD_SPDIF_PCM
| CR_PCM
;
867 fsi_spdif_clk_ctrl(fsi
, 1);
868 fsi_reg_mask_set(fsi
, OUT_SEL
, DMMD
, DMMD
);
870 fsi_reg_write(fsi
, DO_FMT
, data
);
871 fsi_reg_write(fsi
, DI_FMT
, data
);
876 static int fsi_dai_set_fmt(struct snd_soc_dai
*dai
, unsigned int fmt
)
878 struct fsi_priv
*fsi
= fsi_get_priv_frm_dai(dai
);
879 u32 flags
= fsi_get_info_flags(fsi
);
883 pm_runtime_get_sync(dai
->dev
);
885 /* set master/slave audio interface */
886 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
887 case SND_SOC_DAIFMT_CBM_CFM
:
890 case SND_SOC_DAIFMT_CBS_CFS
:
896 fsi_reg_mask_set(fsi
, CKG1
, (DIMD
| DOMD
), data
);
899 switch (flags
& SH_FSI_FMT_MASK
) {
901 ret
= fsi_set_fmt_dai(fsi
, fmt
& SND_SOC_DAIFMT_FORMAT_MASK
);
903 case SH_FSI_FMT_SPDIF
:
904 ret
= fsi_set_fmt_spdif(fsi
);
911 pm_runtime_put_sync(dai
->dev
);
916 static int fsi_dai_hw_params(struct snd_pcm_substream
*substream
,
917 struct snd_pcm_hw_params
*params
,
918 struct snd_soc_dai
*dai
)
920 struct fsi_priv
*fsi
= fsi_get_priv(substream
);
921 struct fsi_master
*master
= fsi_get_master(fsi
);
922 set_rate_func set_rate
;
923 int fsi_ver
= master
->core
->ver
;
924 long rate
= params_rate(params
);
927 set_rate
= fsi_get_info_set_rate(master
);
931 ret
= set_rate(dai
->dev
, fsi_is_port_a(fsi
), rate
, 1);
932 if (ret
< 0) /* error */
939 switch (ret
& SH_FSI_ACKMD_MASK
) {
942 case SH_FSI_ACKMD_512
:
945 case SH_FSI_ACKMD_256
:
948 case SH_FSI_ACKMD_128
:
951 case SH_FSI_ACKMD_64
:
954 case SH_FSI_ACKMD_32
:
956 dev_err(dai
->dev
, "unsupported ACKMD\n");
962 switch (ret
& SH_FSI_BPFMD_MASK
) {
965 case SH_FSI_BPFMD_32
:
968 case SH_FSI_BPFMD_64
:
971 case SH_FSI_BPFMD_128
:
974 case SH_FSI_BPFMD_256
:
977 case SH_FSI_BPFMD_512
:
980 case SH_FSI_BPFMD_16
:
982 dev_err(dai
->dev
, "unsupported ACKMD\n");
988 fsi_reg_mask_set(fsi
, CKG1
, (ACKMD_MASK
| BPFMD_MASK
) , data
);
990 fsi_clk_ctrl(fsi
, 1);
998 static struct snd_soc_dai_ops fsi_dai_ops
= {
999 .startup
= fsi_dai_startup
,
1000 .shutdown
= fsi_dai_shutdown
,
1001 .trigger
= fsi_dai_trigger
,
1002 .set_fmt
= fsi_dai_set_fmt
,
1003 .hw_params
= fsi_dai_hw_params
,
1010 static struct snd_pcm_hardware fsi_pcm_hardware
= {
1011 .info
= SNDRV_PCM_INFO_INTERLEAVED
|
1012 SNDRV_PCM_INFO_MMAP
|
1013 SNDRV_PCM_INFO_MMAP_VALID
|
1014 SNDRV_PCM_INFO_PAUSE
,
1015 .formats
= FSI_FMTS
,
1021 .buffer_bytes_max
= 64 * 1024,
1022 .period_bytes_min
= 32,
1023 .period_bytes_max
= 8192,
1029 static int fsi_pcm_open(struct snd_pcm_substream
*substream
)
1031 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1034 snd_soc_set_runtime_hwparams(substream
, &fsi_pcm_hardware
);
1036 ret
= snd_pcm_hw_constraint_integer(runtime
,
1037 SNDRV_PCM_HW_PARAM_PERIODS
);
1042 static int fsi_hw_params(struct snd_pcm_substream
*substream
,
1043 struct snd_pcm_hw_params
*hw_params
)
1045 return snd_pcm_lib_malloc_pages(substream
,
1046 params_buffer_bytes(hw_params
));
1049 static int fsi_hw_free(struct snd_pcm_substream
*substream
)
1051 return snd_pcm_lib_free_pages(substream
);
1054 static snd_pcm_uframes_t
fsi_pointer(struct snd_pcm_substream
*substream
)
1056 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
1057 struct fsi_priv
*fsi
= fsi_get_priv(substream
);
1058 struct fsi_stream
*io
= fsi_get_stream(fsi
, fsi_is_play(substream
));
1061 location
= (io
->buff_offset
- 1);
1065 return bytes_to_frames(runtime
, location
);
1068 static struct snd_pcm_ops fsi_pcm_ops
= {
1069 .open
= fsi_pcm_open
,
1070 .ioctl
= snd_pcm_lib_ioctl
,
1071 .hw_params
= fsi_hw_params
,
1072 .hw_free
= fsi_hw_free
,
1073 .pointer
= fsi_pointer
,
1080 #define PREALLOC_BUFFER (32 * 1024)
1081 #define PREALLOC_BUFFER_MAX (32 * 1024)
1083 static void fsi_pcm_free(struct snd_pcm
*pcm
)
1085 snd_pcm_lib_preallocate_free_for_all(pcm
);
1088 static int fsi_pcm_new(struct snd_card
*card
,
1089 struct snd_soc_dai
*dai
,
1090 struct snd_pcm
*pcm
)
1093 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
1094 * in MMAP mode (i.e. aplay -M)
1096 return snd_pcm_lib_preallocate_pages_for_all(
1098 SNDRV_DMA_TYPE_CONTINUOUS
,
1099 snd_dma_continuous_data(GFP_KERNEL
),
1100 PREALLOC_BUFFER
, PREALLOC_BUFFER_MAX
);
1107 static struct snd_soc_dai_driver fsi_soc_dai
[] = {
1112 .formats
= FSI_FMTS
,
1118 .formats
= FSI_FMTS
,
1122 .ops
= &fsi_dai_ops
,
1128 .formats
= FSI_FMTS
,
1134 .formats
= FSI_FMTS
,
1138 .ops
= &fsi_dai_ops
,
1142 static struct snd_soc_platform_driver fsi_soc_platform
= {
1143 .ops
= &fsi_pcm_ops
,
1144 .pcm_new
= fsi_pcm_new
,
1145 .pcm_free
= fsi_pcm_free
,
1152 static int fsi_probe(struct platform_device
*pdev
)
1154 struct fsi_master
*master
;
1155 const struct platform_device_id
*id_entry
;
1156 struct resource
*res
;
1160 id_entry
= pdev
->id_entry
;
1162 dev_err(&pdev
->dev
, "unknown fsi device\n");
1166 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1167 irq
= platform_get_irq(pdev
, 0);
1168 if (!res
|| (int)irq
<= 0) {
1169 dev_err(&pdev
->dev
, "Not enough FSI platform resources.\n");
1174 master
= kzalloc(sizeof(*master
), GFP_KERNEL
);
1176 dev_err(&pdev
->dev
, "Could not allocate master\n");
1181 master
->base
= ioremap_nocache(res
->start
, resource_size(res
));
1182 if (!master
->base
) {
1184 dev_err(&pdev
->dev
, "Unable to ioremap FSI registers.\n");
1188 /* master setting */
1190 master
->info
= pdev
->dev
.platform_data
;
1191 master
->core
= (struct fsi_core
*)id_entry
->driver_data
;
1192 spin_lock_init(&master
->lock
);
1195 master
->fsia
.base
= master
->base
;
1196 master
->fsia
.master
= master
;
1199 master
->fsib
.base
= master
->base
+ 0x40;
1200 master
->fsib
.master
= master
;
1202 pm_runtime_enable(&pdev
->dev
);
1203 dev_set_drvdata(&pdev
->dev
, master
);
1205 pm_runtime_get_sync(&pdev
->dev
);
1206 fsi_soft_all_reset(master
);
1207 pm_runtime_put_sync(&pdev
->dev
);
1209 ret
= request_irq(irq
, &fsi_interrupt
, IRQF_DISABLED
,
1210 id_entry
->name
, master
);
1212 dev_err(&pdev
->dev
, "irq request err\n");
1216 ret
= snd_soc_register_platform(&pdev
->dev
, &fsi_soc_platform
);
1218 dev_err(&pdev
->dev
, "cannot snd soc register\n");
1222 ret
= snd_soc_register_dais(&pdev
->dev
, fsi_soc_dai
,
1223 ARRAY_SIZE(fsi_soc_dai
));
1225 dev_err(&pdev
->dev
, "cannot snd dai register\n");
1232 snd_soc_unregister_platform(&pdev
->dev
);
1234 free_irq(irq
, master
);
1236 iounmap(master
->base
);
1237 pm_runtime_disable(&pdev
->dev
);
1245 static int fsi_remove(struct platform_device
*pdev
)
1247 struct fsi_master
*master
;
1249 master
= dev_get_drvdata(&pdev
->dev
);
1251 free_irq(master
->irq
, master
);
1252 pm_runtime_disable(&pdev
->dev
);
1254 snd_soc_unregister_dais(&pdev
->dev
, ARRAY_SIZE(fsi_soc_dai
));
1255 snd_soc_unregister_platform(&pdev
->dev
);
1257 iounmap(master
->base
);
1263 static int fsi_runtime_nop(struct device
*dev
)
1265 /* Runtime PM callback shared between ->runtime_suspend()
1266 * and ->runtime_resume(). Simply returns success.
1268 * This driver re-initializes all registers after
1269 * pm_runtime_get_sync() anyway so there is no need
1270 * to save and restore registers here.
1275 static struct dev_pm_ops fsi_pm_ops
= {
1276 .runtime_suspend
= fsi_runtime_nop
,
1277 .runtime_resume
= fsi_runtime_nop
,
1280 static struct fsi_core fsi1_core
= {
1289 static struct fsi_core fsi2_core
= {
1293 .int_st
= CPU_INT_ST
,
1296 .a_mclk
= A_MST_CTLR
,
1297 .b_mclk
= B_MST_CTLR
,
1300 static struct platform_device_id fsi_id_table
[] = {
1301 { "sh_fsi", (kernel_ulong_t
)&fsi1_core
},
1302 { "sh_fsi2", (kernel_ulong_t
)&fsi2_core
},
1305 MODULE_DEVICE_TABLE(platform
, fsi_id_table
);
1307 static struct platform_driver fsi_driver
= {
1309 .name
= "fsi-pcm-audio",
1313 .remove
= fsi_remove
,
1314 .id_table
= fsi_id_table
,
1317 static int __init
fsi_mobile_init(void)
1319 return platform_driver_register(&fsi_driver
);
1322 static void __exit
fsi_mobile_exit(void)
1324 platform_driver_unregister(&fsi_driver
);
1327 module_init(fsi_mobile_init
);
1328 module_exit(fsi_mobile_exit
);
1330 MODULE_LICENSE("GPL");
1331 MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
1332 MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
1333 MODULE_ALIAS("platform:fsi-pcm-audio");