3 * BRIEF MODULE DESCRIPTION
4 * Galileo EV96100 board specific pci support.
6 * Copyright 2000 MontaVista Software Inc.
7 * Author: MontaVista Software, Inc.
8 * ppopov@mvista.com or source@mvista.com
10 * This file was derived from Carsten Langgaard's
11 * arch/mips/mips-boards/generic/pci.c
13 * Carsten Langgaard, carstenl@mips.com
14 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
21 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
22 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
24 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
27 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
28 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 * You should have received a copy of the GNU General Public License along
33 * with this program; if not, write to the Free Software Foundation, Inc.,
34 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 #include <linux/types.h>
37 #include <linux/pci.h>
38 #include <linux/kernel.h>
39 #include <linux/init.h>
41 #include <asm/delay.h>
42 #include <asm/gt64120.h>
43 #include <asm/galileo-boards/ev96100.h>
45 #define PCI_ACCESS_READ 0
46 #define PCI_ACCESS_WRITE 1
48 static int static gt96100_config_access(unsigned char access_type
,
49 struct pci_bus
*bus
, unsigned int devfn
, int where
, u32
* data
)
51 unsigned char bus
= bus
->number
;
55 * Because of a bug in the galileo (for slot 31).
57 if (bus
== 0 && devfn
>= PCI_DEVFN(31, 0))
58 return PCIBIOS_DEVICE_NOT_FOUND
;
60 /* Clear cause register bits */
61 GT_WRITE(GT_INTRCAUSE_OFS
, ~(GT_INTRCAUSE_MASABORT0_BIT
|
62 GT_INTRCAUSE_TARABORT0_BIT
));
65 GT_WRITE(GT_PCI0_CFGADDR_OFS
,
66 (bus
<< GT_PCI0_CFGADDR_BUSNUM_SHF
) |
67 (devfn
<< GT_PCI0_CFGADDR_FUNCTNUM_SHF
) |
68 ((where
/ 4) << GT_PCI0_CFGADDR_REGNUM_SHF
) |
69 GT_PCI0_CFGADDR_CONFIGEN_BIT
);
73 if (access_type
== PCI_ACCESS_WRITE
) {
75 *data
= le32_to_cpu(*data
);
76 GT_WRITE(GT_PCI0_CFGDATA_OFS
, *data
);
78 *data
= GT_READ(GT_PCI0_CFGDATA_OFS
);
80 *data
= le32_to_cpu(*data
);
85 /* Check for master or target abort */
86 intr
= GT_READ(GT_INTRCAUSE_OFS
);
88 if (intr
& (GT_INTRCAUSE_MASABORT0_BIT
| GT_INTRCAUSE_TARABORT0_BIT
)) {
92 GT_WRITE(GT_INTRCAUSE_OFS
, ~(GT_INTRCAUSE_MASABORT0_BIT
|
93 GT_INTRCAUSE_TARABORT0_BIT
));
100 * We can't address 8 and 16 bit words directly. Instead we have to
101 * read/write a 32bit word and mask/modify the data we actually want.
103 static int gt96100_pcibios_read(struct pci_bus
*bus
, unsigned int devfn
,
104 int where
, int size
, u32
* val
)
108 if (gt96100_config_access(PCI_ACCESS_READ
, bus
, devfn
, where
, &data
))
109 return PCIBIOS_DEVICE_NOT_FOUND
;
113 *val
= (data
>> ((where
& 3) << 3)) & 0xff;
117 *val
= (data
>> ((where
& 3) << 3)) & 0xffff;
124 return PCIBIOS_SUCCESSFUL
;
127 static int gt96100_pcibios_write(struct pci_bus
*bus
, unsigned int devfn
,
128 int where
, int size
, u32 val
)
134 if (gt96100_config_access(PCI_ACCESS_READ
, bus
, devfn
, where
, &data
))
137 data
= (data
& ~(0xff << ((where
& 3) << 3))) |
138 (val
<< ((where
& 3) << 3));
140 if (gt96100_config_access(PCI_ACCESS_WRITE
, bus
, devfn
, where
, &data
))
143 return PCIBIOS_SUCCESSFUL
;
146 if (gt96100_config_access(PCI_ACCESS_READ
, bus
, devfn
, where
, &data
))
149 data
= (data
& ~(0xffff << ((where
& 3) << 3))) |
150 (val
<< ((where
& 3) << 3));
152 if (gt96100_config_access(PCI_ACCESS_WRITE
, dev
, where
, &data
))
156 return PCIBIOS_SUCCESSFUL
;
159 if (gt96100_config_access(PCI_ACCESS_WRITE
, dev
, where
, &val
))
162 return PCIBIOS_SUCCESSFUL
;
166 struct pci_ops gt96100_pci_ops
= {
167 .read
= gt96100_pcibios_read
,
168 .write
= gt96100_pcibios_write