2 * arch/arm/include/asm/assembler.h
4 * Copyright (C) 1996-2000 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This file contains arm architecture specific defines
11 * for the different processors.
13 * Do not include any C declarations in this file - it is included by
16 #ifndef __ASM_ASSEMBLER_H__
17 #define __ASM_ASSEMBLER_H__
20 #error "Only include this from assembly code"
23 #include <asm/ptrace.h>
24 #include <asm/domain.h>
27 * Endian independent macros for shifting bytes within registers.
32 #define get_byte_0 lsl #0
33 #define get_byte_1 lsr #8
34 #define get_byte_2 lsr #16
35 #define get_byte_3 lsr #24
36 #define put_byte_0 lsl #0
37 #define put_byte_1 lsl #8
38 #define put_byte_2 lsl #16
39 #define put_byte_3 lsl #24
43 #define get_byte_0 lsr #24
44 #define get_byte_1 lsr #16
45 #define get_byte_2 lsr #8
46 #define get_byte_3 lsl #0
47 #define put_byte_0 lsl #24
48 #define put_byte_1 lsl #16
49 #define put_byte_2 lsl #8
50 #define put_byte_3 lsl #0
54 * Data preload for architectures that support it
56 #if __LINUX_ARM_ARCH__ >= 5
57 #define PLD(code...) code
63 * This can be used to enable code to cacheline align the destination
64 * pointer when bulk writing to memory. Experiments on StrongARM and
65 * XScale didn't show this a worthwhile thing to do when the cache is not
66 * set to write-allocate (this would need further testing on XScale when WA
69 * On Feroceon there is much to gain however, regardless of cache mode.
71 #ifdef CONFIG_CPU_FEROCEON
72 #define CALGN(code...) code
74 #define CALGN(code...)
78 * Enable and disable interrupts
80 #if __LINUX_ARM_ARCH__ >= 6
81 .macro disable_irq_notrace
85 .macro enable_irq_notrace
89 .macro disable_irq_notrace
90 msr cpsr_c
, #PSR_I_BIT | SVC_MODE
93 .macro enable_irq_notrace
98 .macro asm_trace_hardirqs_off
99 #if defined(CONFIG_TRACE_IRQFLAGS)
100 stmdb sp
!, {r0
-r3
, ip
, lr
}
101 bl trace_hardirqs_off
102 ldmia sp
!, {r0
-r3
, ip
, lr
}
106 .macro asm_trace_hardirqs_on_cond
, cond
107 #if defined(CONFIG_TRACE_IRQFLAGS)
109 * actually the registers should be pushed and pop'd conditionally, but
110 * after bl the flags are certainly clobbered
112 stmdb sp
!, {r0
-r3
, ip
, lr
}
113 bl\cond trace_hardirqs_on
114 ldmia sp
!, {r0
-r3
, ip
, lr
}
118 .macro asm_trace_hardirqs_on
119 asm_trace_hardirqs_on_cond al
124 asm_trace_hardirqs_off
128 asm_trace_hardirqs_on
132 * Save the current IRQ state and disable IRQs. Note that this macro
133 * assumes FIQs are enabled, and that the processor is in SVC mode.
135 .macro save_and_disable_irqs
, oldcpsr
141 * Restore interrupt state previously stored in a register. We don't
142 * guarantee that this will preserve the flags.
144 .macro restore_irqs_notrace
, oldcpsr
148 .macro restore_irqs
, oldcpsr
149 tst \oldcpsr
, #PSR_I_BIT
150 asm_trace_hardirqs_on_cond eq
151 restore_irqs_notrace \oldcpsr
156 .pushsection __ex_table,"a"; \
162 #define ALT_SMP(instr...) \
165 * Note: if you get assembler errors from ALT_UP() when building with
166 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
167 * ALT_SMP( W(instr) ... )
169 #define ALT_UP(instr...) \
170 .pushsection ".alt.smp.init", "a" ;\
173 .if . - 9997b != 4 ;\
174 .error "ALT_UP() content must assemble to exactly 4 bytes";\
177 #define ALT_UP_B(label) \
178 .equ up_b_offset, label - 9998b ;\
179 .pushsection ".alt.smp.init", "a" ;\
181 W(b) . + up_b_offset ;\
184 #define ALT_SMP(instr...)
185 #define ALT_UP(instr...) instr
186 #define ALT_UP_B(label) b label
190 * SMP data memory barrier
194 #if __LINUX_ARM_ARCH__ >= 7
200 #elif __LINUX_ARM_ARCH__ == 6
201 ALT_SMP(mcr p15
, 0, r0
, c7
, c10
, 5) @ dmb
203 #error Incompatible SMP platform
213 #ifdef CONFIG_THUMB2_KERNEL
214 .macro setmode
, mode
, reg
219 .macro setmode
, mode
, reg
225 * STRT/LDRT access macros with ARM and Thumb-2 variants
227 #ifdef CONFIG_THUMB2_KERNEL
229 .macro usraccoff
, instr
, reg
, ptr
, inc
, off
, cond
, abort
, t
=T()
232 \instr\cond\
()b\
()\t\
().w
\reg
, [\ptr
, #\off]
234 \instr\cond\
()\t\
().w
\reg
, [\ptr
, #\off]
236 .error
"Unsupported inc macro argument"
239 .pushsection __ex_table
,"a"
245 .macro usracc
, instr
, reg
, ptr
, inc
, cond
, rept
, abort
246 @
explicit IT instruction needed because of the label
247 @ introduced by the USER macro
254 .error
"Unsupported rept macro argument"
258 @ Slightly optimised to avoid incrementing the pointer twice
259 usraccoff \instr
, \reg
, \ptr
, \inc
, 0, \cond
, \abort
261 usraccoff \instr
, \reg
, \ptr
, \inc
, \inc
, \cond
, \abort
264 add\cond \ptr
, #\rept * \inc
267 #else /* !CONFIG_THUMB2_KERNEL */
269 .macro usracc
, instr
, reg
, ptr
, inc
, cond
, rept
, abort
, t
=T()
273 \instr\cond\
()b\
()\t \reg
, [\ptr
], #\inc
275 \instr\cond\
()\t \reg
, [\ptr
], #\inc
277 .error
"Unsupported inc macro argument"
280 .pushsection __ex_table
,"a"
287 #endif /* CONFIG_THUMB2_KERNEL */
289 .macro strusr
, reg
, ptr
, inc
, cond
=al
, rept
=1, abort
=9001f
290 usracc str
, \reg
, \ptr
, \inc
, \cond
, \rept
, \abort
293 .macro ldrusr
, reg
, ptr
, inc
, cond
=al
, rept
=1, abort
=9001f
294 usracc ldr
, \reg
, \ptr
, \inc
, \cond
, \rept
, \abort
297 /* Utility macro for declaring string literals */
298 .macro string name
:req
, string
299 .type
\name
, #object
302 .size
\name
, . - \name
305 #endif /* __ASM_ASSEMBLER_H__ */