1 /******************************************************************************
3 * Copyright(c) 2009-2010 Realtek Corporation.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
26 * Larry Finger <Larry.Finger@lwfinger.net>
28 *****************************************************************************/
30 #ifndef __RTL92C_PHY_H__
31 #define __RTL92C_PHY_H__
33 #define MAX_PRECMD_CNT 16
34 #define MAX_RFDEPENDCMD_CNT 16
35 #define MAX_POSTCMD_CNT 16
37 #define MAX_DOZE_WAITING_TIMES_9x 64
39 #define RT_CANNOT_IO(hw) false
40 #define HIGHPOWER_RADIOA_ARRAYLEN 22
42 #define IQK_ADDA_REG_NUM 16
43 #define MAX_TOLERANCE 5
44 #define IQK_DELAY_TIME 1
46 #define APK_BB_REG_NUM 5
47 #define APK_AFE_REG_NUM 16
48 #define APK_CURVE_REG_NUM 4
52 #define MAX_STALL_TIME 50
53 #define AntennaDiversityValue 0x80
54 #define MAX_TXPWR_IDX_NMODE_92S 63
55 #define Reset_Cnt_Limit 3
57 #define IQK_ADDA_REG_NUM 16
58 #define IQK_MAC_REG_NUM 4
60 #define IQK_DELAY_TIME 1
62 #define RF90_PATH_MAX 2
64 #define CT_OFFSET_MAC_ADDR 0X16
66 #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A
67 #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60
68 #define CT_OFFSET_HT402S_TX_PWR_IDX_DIF 0x66
69 #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69
70 #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C
72 #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F
73 #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72
75 #define CT_OFFSET_CHANNEL_PLAH 0x75
76 #define CT_OFFSET_THERMAL_METER 0x78
77 #define CT_OFFSET_RF_OPTION 0x79
78 #define CT_OFFSET_VERSION 0x7E
79 #define CT_OFFSET_CUSTOMER_ID 0x7F
81 #define RTL92C_MAX_PATH_NUM 2
85 CMDID_SET_TXPOWEROWER_LEVEL
,
87 CMDID_WRITEPORT_ULONG
,
88 CMDID_WRITEPORT_USHORT
,
89 CMDID_WRITEPORT_UCHAR
,
94 enum swchnlcmd_id cmdid
;
105 HW90_BLOCK_MAXIMUM
= 4,
108 enum baseband_config_type
{
109 BASEBAND_CONFIG_PHY_REG
= 0,
110 BASEBAND_CONFIG_AGC_TAB
= 1,
113 enum ra_offset_area
{
114 RA_OFFSET_LEGACY_OFDM1
,
115 RA_OFFSET_LEGACY_OFDM2
,
142 struct r_antenna_select_ofdm
{
149 u32 r_ant_non_ht_s1
:4;
154 struct r_antenna_select_cck
{
155 u8 r_cckrx_enable_2
:2;
160 struct efuse_contents
{
161 u8 mac_addr
[ETH_ALEN
];
162 u8 cck_tx_power_idx
[6];
163 u8 ht40_1s_tx_power_idx
[6];
164 u8 ht40_2s_tx_power_idx_diff
[3];
165 u8 ht20_tx_power_idx_diff
[3];
166 u8 ofdm_tx_power_idx_diff
[3];
167 u8 ht40_max_power_offset
[3];
168 u8 ht20_max_power_offset
[3];
177 struct tx_power_struct
{
178 u8 cck
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
179 u8 ht40_1s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
180 u8 ht40_2s
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
181 u8 ht20_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
182 u8 legacy_ht_diff
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
183 u8 legacy_ht_txpowerdiff
;
184 u8 groupht20
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
185 u8 groupht40
[RTL92C_MAX_PATH_NUM
][CHANNEL_MAX_NUMBER
];
187 u32 mcs_original_offset
[4][16];
190 bool rtl92c_phy_bb_config(struct ieee80211_hw
*hw
);
191 u32
rtl92c_phy_query_bb_reg(struct ieee80211_hw
*hw
,
192 u32 regaddr
, u32 bitmask
);
193 void rtl92c_phy_set_bb_reg(struct ieee80211_hw
*hw
,
194 u32 regaddr
, u32 bitmask
, u32 data
);
195 u32
rtl92c_phy_query_rf_reg(struct ieee80211_hw
*hw
,
196 enum radio_path rfpath
, u32 regaddr
,
198 extern void rtl92ce_phy_set_rf_reg(struct ieee80211_hw
*hw
,
199 enum radio_path rfpath
, u32 regaddr
,
200 u32 bitmask
, u32 data
);
201 bool rtl92c_phy_mac_config(struct ieee80211_hw
*hw
);
202 bool rtl92ce_phy_bb_config(struct ieee80211_hw
*hw
);
203 bool rtl92c_phy_rf_config(struct ieee80211_hw
*hw
);
204 bool rtl92c_phy_config_rf_with_feaderfile(struct ieee80211_hw
*hw
,
205 enum radio_path rfpath
);
206 void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw
*hw
);
207 void rtl92c_phy_get_txpower_level(struct ieee80211_hw
*hw
,
209 void rtl92c_phy_set_txpower_level(struct ieee80211_hw
*hw
, u8 channel
);
210 bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw
*hw
,
212 void rtl92c_phy_scan_operation_backup(struct ieee80211_hw
*hw
,
214 void rtl92c_phy_set_bw_mode(struct ieee80211_hw
*hw
,
215 enum nl80211_channel_type ch_type
);
216 void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw
*hw
);
217 u8
rtl92c_phy_sw_chnl(struct ieee80211_hw
*hw
);
218 void rtl92c_phy_iq_calibrate(struct ieee80211_hw
*hw
, bool b_recovery
);
219 void rtl92c_phy_set_beacon_hw_reg(struct ieee80211_hw
*hw
,
221 void rtl92c_phy_ap_calibrate(struct ieee80211_hw
*hw
, char delta
);
222 void rtl92c_phy_lc_calibrate(struct ieee80211_hw
*hw
);
223 void _rtl92ce_phy_lc_calibrate(struct ieee80211_hw
*hw
, bool is2t
);
224 void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw
*hw
, bool bmain
);
225 bool rtl92c_phy_config_rf_with_headerfile(struct ieee80211_hw
*hw
,
226 enum radio_path rfpath
);
227 bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw
*hw
,
229 bool rtl92c_phy_set_io_cmd(struct ieee80211_hw
*hw
, enum io_type iotype
);
230 bool rtl92ce_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
231 enum rf_pwrstate rfpwr_state
);
232 void rtl92ce_phy_set_rf_on(struct ieee80211_hw
*hw
);
233 bool rtl92c_phy_set_io_cmd(struct ieee80211_hw
*hw
, enum io_type iotype
);
234 void rtl92c_phy_set_io(struct ieee80211_hw
*hw
);
235 void rtl92c_bb_block_on(struct ieee80211_hw
*hw
);
236 u32
_rtl92c_phy_rf_serial_read(struct ieee80211_hw
*hw
,
237 enum radio_path rfpath
, u32 offset
);
238 u32
_rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw
*hw
,
239 enum radio_path rfpath
, u32 offset
);
240 u32
_rtl92c_phy_calculate_bit_shift(u32 bitmask
);
241 void _rtl92c_phy_rf_serial_write(struct ieee80211_hw
*hw
,
242 enum radio_path rfpath
, u32 offset
,
244 void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw
*hw
,
245 enum radio_path rfpath
, u32 offset
,
247 void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw
*hw
,
248 u32 regaddr
, u32 bitmask
,
250 bool _rtl92ce_phy_config_mac_with_headerfile(struct ieee80211_hw
*hw
);
251 void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw
*hw
);
252 bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw
*hw
);
253 void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw
*hw
);
254 bool rtl92c_phy_set_rf_power_state(struct ieee80211_hw
*hw
,
255 enum rf_pwrstate rfpwr_state
);
256 bool _rtl92ce_phy_config_bb_with_headerfile(struct ieee80211_hw
*hw
,
258 bool _rtl92ce_phy_config_bb_with_pgheaderfile(struct ieee80211_hw
*hw
,
260 void rtl92ce_phy_set_bw_mode_callback(struct ieee80211_hw
*hw
);