Linux 2.6.25-rc4
[linux-2.6/next.git] / arch / x86 / kernel / acpi / cstate.c
blob8ca3557a6d599c947a8b71314902d2d9470e8d48
1 /*
2 * arch/i386/kernel/acpi/cstate.c
4 * Copyright (C) 2005 Intel Corporation
5 * Venkatesh Pallipadi <venkatesh.pallipadi@intel.com>
6 * - Added _PDC for SMP C-states on Intel CPUs
7 */
9 #include <linux/kernel.h>
10 #include <linux/module.h>
11 #include <linux/init.h>
12 #include <linux/acpi.h>
13 #include <linux/cpu.h>
14 #include <linux/sched.h>
16 #include <acpi/processor.h>
17 #include <asm/acpi.h>
20 * Initialize bm_flags based on the CPU cache properties
21 * On SMP it depends on cache configuration
22 * - When cache is not shared among all CPUs, we flush cache
23 * before entering C3.
24 * - When cache is shared among all CPUs, we use bm_check
25 * mechanism as in UP case
27 * This routine is called only after all the CPUs are online
29 void acpi_processor_power_init_bm_check(struct acpi_processor_flags *flags,
30 unsigned int cpu)
32 struct cpuinfo_x86 *c = &cpu_data(cpu);
34 flags->bm_check = 0;
35 if (num_online_cpus() == 1)
36 flags->bm_check = 1;
37 else if (c->x86_vendor == X86_VENDOR_INTEL) {
39 * Today all CPUs that support C3 share cache.
40 * TBD: This needs to look at cache shared map, once
41 * multi-core detection patch makes to the base.
43 flags->bm_check = 1;
46 EXPORT_SYMBOL(acpi_processor_power_init_bm_check);
48 /* The code below handles cstate entry with monitor-mwait pair on Intel*/
50 struct cstate_entry {
51 struct {
52 unsigned int eax;
53 unsigned int ecx;
54 } states[ACPI_PROCESSOR_MAX_POWER];
56 static struct cstate_entry *cpu_cstate_entry; /* per CPU ptr */
58 static short mwait_supported[ACPI_PROCESSOR_MAX_POWER];
60 #define MWAIT_SUBSTATE_MASK (0xf)
61 #define MWAIT_SUBSTATE_SIZE (4)
63 #define CPUID_MWAIT_LEAF (5)
64 #define CPUID5_ECX_EXTENSIONS_SUPPORTED (0x1)
65 #define CPUID5_ECX_INTERRUPT_BREAK (0x2)
67 #define MWAIT_ECX_INTERRUPT_BREAK (0x1)
69 #define NATIVE_CSTATE_BEYOND_HALT (2)
71 int acpi_processor_ffh_cstate_probe(unsigned int cpu,
72 struct acpi_processor_cx *cx, struct acpi_power_register *reg)
74 struct cstate_entry *percpu_entry;
75 struct cpuinfo_x86 *c = &cpu_data(cpu);
77 cpumask_t saved_mask;
78 int retval;
79 unsigned int eax, ebx, ecx, edx;
80 unsigned int edx_part;
81 unsigned int cstate_type; /* C-state type and not ACPI C-state type */
82 unsigned int num_cstate_subtype;
84 if (!cpu_cstate_entry || c->cpuid_level < CPUID_MWAIT_LEAF )
85 return -1;
87 if (reg->bit_offset != NATIVE_CSTATE_BEYOND_HALT)
88 return -1;
90 percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
91 percpu_entry->states[cx->index].eax = 0;
92 percpu_entry->states[cx->index].ecx = 0;
94 /* Make sure we are running on right CPU */
95 saved_mask = current->cpus_allowed;
96 retval = set_cpus_allowed(current, cpumask_of_cpu(cpu));
97 if (retval)
98 return -1;
100 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &edx);
102 /* Check whether this particular cx_type (in CST) is supported or not */
103 cstate_type = (cx->address >> MWAIT_SUBSTATE_SIZE) + 1;
104 edx_part = edx >> (cstate_type * MWAIT_SUBSTATE_SIZE);
105 num_cstate_subtype = edx_part & MWAIT_SUBSTATE_MASK;
107 retval = 0;
108 if (num_cstate_subtype < (cx->address & MWAIT_SUBSTATE_MASK)) {
109 retval = -1;
110 goto out;
113 /* mwait ecx extensions INTERRUPT_BREAK should be supported for C2/C3 */
114 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
115 !(ecx & CPUID5_ECX_INTERRUPT_BREAK)) {
116 retval = -1;
117 goto out;
119 percpu_entry->states[cx->index].ecx = MWAIT_ECX_INTERRUPT_BREAK;
121 /* Use the hint in CST */
122 percpu_entry->states[cx->index].eax = cx->address;
124 if (!mwait_supported[cstate_type]) {
125 mwait_supported[cstate_type] = 1;
126 printk(KERN_DEBUG "Monitor-Mwait will be used to enter C-%d "
127 "state\n", cx->type);
129 snprintf(cx->desc, ACPI_CX_DESC_LEN, "ACPI FFH INTEL MWAIT 0x%x",
130 cx->address);
132 out:
133 set_cpus_allowed(current, saved_mask);
134 return retval;
136 EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_probe);
138 void acpi_processor_ffh_cstate_enter(struct acpi_processor_cx *cx)
140 unsigned int cpu = smp_processor_id();
141 struct cstate_entry *percpu_entry;
143 percpu_entry = per_cpu_ptr(cpu_cstate_entry, cpu);
144 mwait_idle_with_hints(percpu_entry->states[cx->index].eax,
145 percpu_entry->states[cx->index].ecx);
147 EXPORT_SYMBOL_GPL(acpi_processor_ffh_cstate_enter);
149 static int __init ffh_cstate_init(void)
151 struct cpuinfo_x86 *c = &boot_cpu_data;
152 if (c->x86_vendor != X86_VENDOR_INTEL)
153 return -1;
155 cpu_cstate_entry = alloc_percpu(struct cstate_entry);
156 return 0;
159 static void __exit ffh_cstate_exit(void)
161 free_percpu(cpu_cstate_entry);
162 cpu_cstate_entry = NULL;
165 arch_initcall(ffh_cstate_init);
166 __exitcall(ffh_cstate_exit);