Linux 2.6.25-rc4
[linux-2.6/next.git] / arch / x86 / pci / pci.h
blob3431518d921ac3cb79f1dece168e272f5539da4b
1 /*
2 * Low-Level PCI Access for i386 machines.
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
7 #undef DEBUG
9 #ifdef DEBUG
10 #define DBG(x...) printk(x)
11 #else
12 #define DBG(x...)
13 #endif
15 #define PCI_PROBE_BIOS 0x0001
16 #define PCI_PROBE_CONF1 0x0002
17 #define PCI_PROBE_CONF2 0x0004
18 #define PCI_PROBE_MMCONF 0x0008
19 #define PCI_PROBE_MASK 0x000f
20 #define PCI_PROBE_NOEARLY 0x0010
22 #define PCI_NO_SORT 0x0100
23 #define PCI_BIOS_SORT 0x0200
24 #define PCI_NO_CHECKS 0x0400
25 #define PCI_USE_PIRQ_MASK 0x0800
26 #define PCI_ASSIGN_ROMS 0x1000
27 #define PCI_BIOS_IRQ_SCAN 0x2000
28 #define PCI_ASSIGN_ALL_BUSSES 0x4000
29 #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
30 #define PCI_USE__CRS 0x10000
32 extern unsigned int pci_probe;
33 extern unsigned long pirq_table_addr;
35 enum pci_bf_sort_state {
36 pci_bf_sort_default,
37 pci_force_nobf,
38 pci_force_bf,
39 pci_dmi_bf,
42 /* pci-i386.c */
44 extern unsigned int pcibios_max_latency;
46 void pcibios_resource_survey(void);
47 int pcibios_enable_resources(struct pci_dev *, int);
49 /* pci-pc.c */
51 extern int pcibios_last_bus;
52 extern struct pci_bus *pci_root_bus;
53 extern struct pci_ops pci_root_ops;
55 /* pci-irq.c */
57 struct irq_info {
58 u8 bus, devfn; /* Bus, device and function */
59 struct {
60 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
61 u16 bitmap; /* Available IRQs */
62 } __attribute__((packed)) irq[4];
63 u8 slot; /* Slot number, 0=onboard */
64 u8 rfu;
65 } __attribute__((packed));
67 struct irq_routing_table {
68 u32 signature; /* PIRQ_SIGNATURE should be here */
69 u16 version; /* PIRQ_VERSION */
70 u16 size; /* Table size in bytes */
71 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
72 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
73 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
74 u32 miniport_data; /* Crap */
75 u8 rfu[11];
76 u8 checksum; /* Modulo 256 checksum must give zero */
77 struct irq_info slots[0];
78 } __attribute__((packed));
80 extern unsigned int pcibios_irq_mask;
82 extern int pcibios_scanned;
83 extern spinlock_t pci_config_lock;
85 extern int (*pcibios_enable_irq)(struct pci_dev *dev);
86 extern void (*pcibios_disable_irq)(struct pci_dev *dev);
88 struct pci_raw_ops {
89 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
90 int reg, int len, u32 *val);
91 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
92 int reg, int len, u32 val);
95 extern struct pci_raw_ops *raw_pci_ops;
96 extern struct pci_raw_ops *raw_pci_ext_ops;
98 extern struct pci_raw_ops pci_direct_conf1;
100 extern int pci_direct_probe(void);
101 extern void pci_direct_init(int type);
102 extern void pci_pcbios_init(void);
103 extern void pci_mmcfg_init(int type);
104 extern void pcibios_sort(void);
106 /* pci-mmconfig.c */
108 extern int __init pci_mmcfg_arch_init(void);
111 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
112 * on their northbrige except through the * %eax register. As such, you MUST
113 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
114 * accessor functions.
115 * In fact just use pci_config_*, nothing else please.
117 static inline unsigned char mmio_config_readb(void __iomem *pos)
119 u8 val;
120 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
121 return val;
124 static inline unsigned short mmio_config_readw(void __iomem *pos)
126 u16 val;
127 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
128 return val;
131 static inline unsigned int mmio_config_readl(void __iomem *pos)
133 u32 val;
134 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
135 return val;
138 static inline void mmio_config_writeb(void __iomem *pos, u8 val)
140 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
143 static inline void mmio_config_writew(void __iomem *pos, u16 val)
145 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
148 static inline void mmio_config_writel(void __iomem *pos, u32 val)
150 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");