2 * This file is part of wl1251
4 * Copyright (C) 2008 Nokia Corporation
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
22 #include <linux/slab.h>
31 void wl1251_boot_target_enable_interrupts(struct wl1251
*wl
)
33 wl1251_reg_write32(wl
, ACX_REG_INTERRUPT_MASK
, ~(wl
->intr_mask
));
34 wl1251_reg_write32(wl
, HI_CFG
, HI_CFG_DEF_VAL
);
37 int wl1251_boot_soft_reset(struct wl1251
*wl
)
39 unsigned long timeout
;
42 /* perform soft reset */
43 wl1251_reg_write32(wl
, ACX_REG_SLV_SOFT_RESET
, ACX_SLV_SOFT_RESET_BIT
);
45 /* SOFT_RESET is self clearing */
46 timeout
= jiffies
+ usecs_to_jiffies(SOFT_RESET_MAX_TIME
);
48 boot_data
= wl1251_reg_read32(wl
, ACX_REG_SLV_SOFT_RESET
);
49 wl1251_debug(DEBUG_BOOT
, "soft reset bootdata 0x%x", boot_data
);
50 if ((boot_data
& ACX_SLV_SOFT_RESET_BIT
) == 0)
53 if (time_after(jiffies
, timeout
)) {
54 /* 1.2 check pWhalBus->uSelfClearTime if the
55 * timeout was reached */
56 wl1251_error("soft reset timeout");
60 udelay(SOFT_RESET_STALL_TIME
);
64 wl1251_reg_write32(wl
, ENABLE
, 0x0);
66 /* disable auto calibration on start*/
67 wl1251_reg_write32(wl
, SPARE_A2
, 0xffff);
72 int wl1251_boot_init_seq(struct wl1251
*wl
)
74 u32 scr_pad6
, init_data
, tmp
, elp_cmd
, ref_freq
;
77 * col #1: INTEGER_DIVIDER
78 * col #2: FRACTIONAL_DIVIDER
81 * col #5: STOP_TIME_BB
82 * col #6: BB_PLL_LOOP_FILTER
84 static const u32 LUT
[REF_FREQ_NUM
][LUT_PARAM_NUM
] = {
86 { 83, 87381, 0xB, 5, 0xF00, 3}, /* REF_FREQ_19_2*/
87 { 61, 141154, 0xB, 5, 0x1450, 2}, /* REF_FREQ_26_0*/
88 { 41, 174763, 0xC, 6, 0x2D00, 1}, /* REF_FREQ_38_4*/
89 { 40, 0, 0xC, 6, 0x2EE0, 1}, /* REF_FREQ_40_0*/
90 { 47, 162280, 0xC, 6, 0x2760, 1} /* REF_FREQ_33_6 */
94 scr_pad6
= wl1251_reg_read32(wl
, SCR_PAD6
);
95 wl1251_debug(DEBUG_BOOT
, "scr_pad6 0x%x", scr_pad6
);
98 elp_cmd
= wl1251_reg_read32(wl
, ELP_CMD
);
99 wl1251_debug(DEBUG_BOOT
, "elp_cmd 0x%x", elp_cmd
);
101 /* set the BB calibration time to be 300 usec (PLL_CAL_TIME) */
102 ref_freq
= scr_pad6
& 0x000000FF;
103 wl1251_debug(DEBUG_BOOT
, "ref_freq 0x%x", ref_freq
);
105 wl1251_reg_write32(wl
, PLL_CAL_TIME
, 0x9);
108 * PG 1.2: set the clock buffer time to be 210 usec (CLK_BUF_TIME)
110 wl1251_reg_write32(wl
, CLK_BUF_TIME
, 0x6);
113 * set the clock detect feature to work in the restart wu procedure
114 * (ELP_CFG_MODE[14]) and Select the clock source type
115 * (ELP_CFG_MODE[13:12])
117 tmp
= ((scr_pad6
& 0x0000FF00) << 4) | 0x00004000;
118 wl1251_reg_write32(wl
, ELP_CFG_MODE
, tmp
);
120 /* PG 1.2: enable the BB PLL fix. Enable the PLL_LIMP_CLK_EN_CMD */
121 elp_cmd
|= 0x00000040;
122 wl1251_reg_write32(wl
, ELP_CMD
, elp_cmd
);
124 /* PG 1.2: Set the BB PLL stable time to be 1000usec
125 * (PLL_STABLE_TIME) */
126 wl1251_reg_write32(wl
, CFG_PLL_SYNC_CNT
, 0x20);
128 /* PG 1.2: read clock request time */
129 init_data
= wl1251_reg_read32(wl
, CLK_REQ_TIME
);
132 * PG 1.2: set the clock request time to be ref_clk_settling_time -
135 if (init_data
> 0x21)
136 tmp
= init_data
- 0x21;
139 wl1251_reg_write32(wl
, CLK_REQ_TIME
, tmp
);
141 /* set BB PLL configurations in RF AFE */
142 wl1251_reg_write32(wl
, 0x003058cc, 0x4B5);
144 /* set RF_AFE_REG_5 */
145 wl1251_reg_write32(wl
, 0x003058d4, 0x50);
147 /* set RF_AFE_CTRL_REG_2 */
148 wl1251_reg_write32(wl
, 0x00305948, 0x11c001);
151 * change RF PLL and BB PLL divider for VCO clock and adjust VCO
152 * bais current(RF_AFE_REG_13)
154 wl1251_reg_write32(wl
, 0x003058f4, 0x1e);
156 /* set BB PLL configurations */
157 tmp
= LUT
[ref_freq
][LUT_PARAM_INTEGER_DIVIDER
] | 0x00017000;
158 wl1251_reg_write32(wl
, 0x00305840, tmp
);
160 /* set fractional divider according to Appendix C-BB PLL
163 tmp
= LUT
[ref_freq
][LUT_PARAM_FRACTIONAL_DIVIDER
];
164 wl1251_reg_write32(wl
, 0x00305844, tmp
);
166 /* set the initial data for the sigma delta */
167 wl1251_reg_write32(wl
, 0x00305848, 0x3039);
170 * set the accumulator attenuation value, calibration loop1
171 * (alpha), calibration loop2 (beta), calibration loop3 (gamma) and
174 tmp
= (LUT
[ref_freq
][LUT_PARAM_ATTN_BB
] << 16) |
175 (LUT
[ref_freq
][LUT_PARAM_ALPHA_BB
] << 12) | 0x1;
176 wl1251_reg_write32(wl
, 0x00305854, tmp
);
179 * set the calibration stop time after holdoff time expires and set
180 * settling time HOLD_OFF_TIME_BB
182 tmp
= LUT
[ref_freq
][LUT_PARAM_STOP_TIME_BB
] | 0x000A0000;
183 wl1251_reg_write32(wl
, 0x00305858, tmp
);
186 * set BB PLL Loop filter capacitor3- BB_C3[2:0] and set BB PLL
187 * constant leakage current to linearize PFD to 0uA -
190 tmp
= LUT
[ref_freq
][LUT_PARAM_BB_PLL_LOOP_FILTER
] | 0x00000030;
191 wl1251_reg_write32(wl
, 0x003058f8, tmp
);
194 * set regulator output voltage for n divider to
195 * 1.35-BB_REFDIV[1:0], set charge pump current- BB_CPGAIN[4:2],
196 * set BB PLL Loop filter capacitor2- BB_C2[7:5], set gain of BB
197 * PLL auto-call to normal mode- BB_CALGAIN_3DB[8]
199 wl1251_reg_write32(wl
, 0x003058f0, 0x29);
201 /* enable restart wakeup sequence (ELP_CMD[0]) */
202 wl1251_reg_write32(wl
, ELP_CMD
, elp_cmd
| 0x1);
204 /* restart sequence completed */
210 static void wl1251_boot_set_ecpu_ctrl(struct wl1251
*wl
, u32 flag
)
214 /* 10.5.0 run the firmware (I) */
215 cpu_ctrl
= wl1251_reg_read32(wl
, ACX_REG_ECPU_CONTROL
);
217 /* 10.5.1 run the firmware (II) */
219 wl1251_reg_write32(wl
, ACX_REG_ECPU_CONTROL
, cpu_ctrl
);
222 int wl1251_boot_run_firmware(struct wl1251
*wl
)
225 u32 chip_id
, acx_intr
;
227 wl1251_boot_set_ecpu_ctrl(wl
, ECPU_CONTROL_HALT
);
229 chip_id
= wl1251_reg_read32(wl
, CHIP_ID_B
);
231 wl1251_debug(DEBUG_BOOT
, "chip id after firmware boot: 0x%x", chip_id
);
233 if (chip_id
!= wl
->chip_id
) {
234 wl1251_error("chip id doesn't match after firmware boot");
238 /* wait for init to complete */
240 while (loop
++ < INIT_LOOP
) {
241 udelay(INIT_LOOP_DELAY
);
242 acx_intr
= wl1251_reg_read32(wl
, ACX_REG_INTERRUPT_NO_CLEAR
);
244 if (acx_intr
== 0xffffffff) {
245 wl1251_error("error reading hardware complete "
249 /* check that ACX_INTR_INIT_COMPLETE is enabled */
250 else if (acx_intr
& WL1251_ACX_INTR_INIT_COMPLETE
) {
251 wl1251_reg_write32(wl
, ACX_REG_INTERRUPT_ACK
,
252 WL1251_ACX_INTR_INIT_COMPLETE
);
257 if (loop
> INIT_LOOP
) {
258 wl1251_error("timeout waiting for the hardware to "
259 "complete initialization");
263 /* get hardware config command mail box */
264 wl
->cmd_box_addr
= wl1251_reg_read32(wl
, REG_COMMAND_MAILBOX_PTR
);
266 /* get hardware config event mail box */
267 wl
->event_box_addr
= wl1251_reg_read32(wl
, REG_EVENT_MAILBOX_PTR
);
269 /* set the working partition to its "running" mode offset */
270 wl1251_set_partition(wl
, WL1251_PART_WORK_MEM_START
,
271 WL1251_PART_WORK_MEM_SIZE
,
272 WL1251_PART_WORK_REG_START
,
273 WL1251_PART_WORK_REG_SIZE
);
275 wl1251_debug(DEBUG_MAILBOX
, "cmd_box_addr 0x%x event_box_addr 0x%x",
276 wl
->cmd_box_addr
, wl
->event_box_addr
);
278 wl1251_acx_fw_version(wl
, wl
->fw_ver
, sizeof(wl
->fw_ver
));
281 * in case of full asynchronous mode the firmware event must be
282 * ready to receive event from the command mailbox
285 /* enable gpio interrupts */
286 wl1251_enable_interrupts(wl
);
288 /* Enable target's interrupts */
289 wl
->intr_mask
= WL1251_ACX_INTR_RX0_DATA
|
290 WL1251_ACX_INTR_RX1_DATA
|
291 WL1251_ACX_INTR_TX_RESULT
|
292 WL1251_ACX_INTR_EVENT_A
|
293 WL1251_ACX_INTR_EVENT_B
|
294 WL1251_ACX_INTR_INIT_COMPLETE
;
295 wl1251_boot_target_enable_interrupts(wl
);
297 wl
->event_mask
= SCAN_COMPLETE_EVENT_ID
| BSS_LOSE_EVENT_ID
|
298 SYNCHRONIZATION_TIMEOUT_EVENT_ID
|
299 ROAMING_TRIGGER_LOW_RSSI_EVENT_ID
|
300 ROAMING_TRIGGER_REGAINED_RSSI_EVENT_ID
|
301 REGAINED_BSS_EVENT_ID
| BT_PTA_SENSE_EVENT_ID
|
302 BT_PTA_PREDICTION_EVENT_ID
| JOIN_EVENT_COMPLETE_ID
;
304 ret
= wl1251_event_unmask(wl
);
306 wl1251_error("EVENT mask setting failed");
310 wl1251_event_mbox_config(wl
);
312 /* firmware startup completed */
316 static int wl1251_boot_upload_firmware(struct wl1251
*wl
)
318 int addr
, chunk_num
, partition_limit
;
319 size_t fw_data_len
, len
;
322 /* whal_FwCtrl_LoadFwImageSm() */
324 wl1251_debug(DEBUG_BOOT
, "chip id before fw upload: 0x%x",
325 wl1251_reg_read32(wl
, CHIP_ID_B
));
327 /* 10.0 check firmware length and set partition */
328 fw_data_len
= (wl
->fw
[4] << 24) | (wl
->fw
[5] << 16) |
329 (wl
->fw
[6] << 8) | (wl
->fw
[7]);
331 wl1251_debug(DEBUG_BOOT
, "fw_data_len %zu chunk_size %d", fw_data_len
,
334 if ((fw_data_len
% 4) != 0) {
335 wl1251_error("firmware length not multiple of four");
339 buf
= kmalloc(CHUNK_SIZE
, GFP_KERNEL
);
341 wl1251_error("allocation for firmware upload chunk failed");
345 wl1251_set_partition(wl
, WL1251_PART_DOWN_MEM_START
,
346 WL1251_PART_DOWN_MEM_SIZE
,
347 WL1251_PART_DOWN_REG_START
,
348 WL1251_PART_DOWN_REG_SIZE
);
350 /* 10.1 set partition limit and chunk num */
352 partition_limit
= WL1251_PART_DOWN_MEM_SIZE
;
354 while (chunk_num
< fw_data_len
/ CHUNK_SIZE
) {
355 /* 10.2 update partition, if needed */
356 addr
= WL1251_PART_DOWN_MEM_START
+
357 (chunk_num
+ 2) * CHUNK_SIZE
;
358 if (addr
> partition_limit
) {
359 addr
= WL1251_PART_DOWN_MEM_START
+
360 chunk_num
* CHUNK_SIZE
;
361 partition_limit
= chunk_num
* CHUNK_SIZE
+
362 WL1251_PART_DOWN_MEM_SIZE
;
363 wl1251_set_partition(wl
,
365 WL1251_PART_DOWN_MEM_SIZE
,
366 WL1251_PART_DOWN_REG_START
,
367 WL1251_PART_DOWN_REG_SIZE
);
370 /* 10.3 upload the chunk */
371 addr
= WL1251_PART_DOWN_MEM_START
+ chunk_num
* CHUNK_SIZE
;
372 p
= wl
->fw
+ FW_HDR_SIZE
+ chunk_num
* CHUNK_SIZE
;
373 wl1251_debug(DEBUG_BOOT
, "uploading fw chunk 0x%p to 0x%x",
376 /* need to copy the chunk for dma */
379 wl1251_mem_write(wl
, addr
, buf
, len
);
384 /* 10.4 upload the last chunk */
385 addr
= WL1251_PART_DOWN_MEM_START
+ chunk_num
* CHUNK_SIZE
;
386 p
= wl
->fw
+ FW_HDR_SIZE
+ chunk_num
* CHUNK_SIZE
;
388 /* need to copy the chunk for dma */
389 len
= fw_data_len
% CHUNK_SIZE
;
392 wl1251_debug(DEBUG_BOOT
, "uploading fw last chunk (%zu B) 0x%p to 0x%x",
394 wl1251_mem_write(wl
, addr
, buf
, len
);
401 static int wl1251_boot_upload_nvs(struct wl1251
*wl
)
403 size_t nvs_len
, nvs_bytes_written
, burst_len
;
414 nvs_len
= wl
->nvs_len
;
415 nvs_start
= wl
->fw_len
;
418 * Layout before the actual NVS tables:
419 * 1 byte : burst length.
420 * 2 bytes: destination address.
421 * n bytes: data to burst copy.
423 * This is ended by a 0 length, then the NVS tables.
427 burst_len
= nvs_ptr
[0];
428 dest_addr
= (nvs_ptr
[1] & 0xfe) | ((u32
)(nvs_ptr
[2] << 8));
430 /* We move our pointer to the data */
433 for (i
= 0; i
< burst_len
; i
++) {
434 val
= (nvs_ptr
[0] | (nvs_ptr
[1] << 8)
435 | (nvs_ptr
[2] << 16) | (nvs_ptr
[3] << 24));
437 wl1251_debug(DEBUG_BOOT
,
438 "nvs burst write 0x%x: 0x%x",
440 wl1251_mem_write32(wl
, dest_addr
, val
);
448 * We've reached the first zero length, the first NVS table
449 * is 7 bytes further.
452 nvs_len
-= nvs_ptr
- nvs
;
453 nvs_len
= ALIGN(nvs_len
, 4);
455 /* Now we must set the partition correctly */
456 wl1251_set_partition(wl
, nvs_start
,
457 WL1251_PART_DOWN_MEM_SIZE
,
458 WL1251_PART_DOWN_REG_START
,
459 WL1251_PART_DOWN_REG_SIZE
);
461 /* And finally we upload the NVS tables */
462 nvs_bytes_written
= 0;
463 while (nvs_bytes_written
< nvs_len
) {
464 val
= (nvs_ptr
[0] | (nvs_ptr
[1] << 8)
465 | (nvs_ptr
[2] << 16) | (nvs_ptr
[3] << 24));
467 val
= cpu_to_le32(val
);
469 wl1251_debug(DEBUG_BOOT
,
470 "nvs write table 0x%x: 0x%x",
472 wl1251_mem_write32(wl
, nvs_start
, val
);
475 nvs_bytes_written
+= 4;
482 int wl1251_boot(struct wl1251
*wl
)
484 int ret
= 0, minor_minor_e2_ver
;
487 /* halt embedded ARM CPU while loading firmware */
488 wl1251_reg_write32(wl
, ACX_REG_ECPU_CONTROL
, ECPU_CONTROL_HALT
);
490 ret
= wl1251_boot_soft_reset(wl
);
494 /* 2. start processing NVS file */
495 if (wl
->use_eeprom
) {
496 wl1251_reg_write32(wl
, ACX_REG_EE_START
, START_EEPROM_MGR
);
497 /* Wait for EEPROM NVS burst read to complete */
499 wl1251_reg_write32(wl
, ACX_EEPROMLESS_IND_REG
, USE_EEPROM
);
501 ret
= wl1251_boot_upload_nvs(wl
);
505 /* write firmware's last address (ie. it's length) to
506 * ACX_EEPROMLESS_IND_REG */
507 wl1251_reg_write32(wl
, ACX_EEPROMLESS_IND_REG
, wl
->fw_len
);
510 /* 6. read the EEPROM parameters */
511 tmp
= wl1251_reg_read32(wl
, SCR_PAD2
);
513 /* 7. read bootdata */
514 wl
->boot_attr
.radio_type
= (tmp
& 0x0000FF00) >> 8;
515 wl
->boot_attr
.major
= (tmp
& 0x00FF0000) >> 16;
516 tmp
= wl1251_reg_read32(wl
, SCR_PAD3
);
518 /* 8. check bootdata and call restart sequence */
519 wl
->boot_attr
.minor
= (tmp
& 0x00FF0000) >> 16;
520 minor_minor_e2_ver
= (tmp
& 0xFF000000) >> 24;
522 wl1251_debug(DEBUG_BOOT
, "radioType 0x%x majorE2Ver 0x%x "
523 "minorE2Ver 0x%x minor_minor_e2_ver 0x%x",
524 wl
->boot_attr
.radio_type
, wl
->boot_attr
.major
,
525 wl
->boot_attr
.minor
, minor_minor_e2_ver
);
527 ret
= wl1251_boot_init_seq(wl
);
531 /* 9. NVS processing done */
532 boot_data
= wl1251_reg_read32(wl
, ACX_REG_ECPU_CONTROL
);
534 wl1251_debug(DEBUG_BOOT
, "halt boot_data 0x%x", boot_data
);
536 /* 10. check that ECPU_CONTROL_HALT bits are set in
537 * pWhalBus->uBootData and start uploading firmware
539 if ((boot_data
& ECPU_CONTROL_HALT
) == 0) {
540 wl1251_error("boot failed, ECPU_CONTROL_HALT not set");
545 ret
= wl1251_boot_upload_firmware(wl
);
549 /* 10.5 start firmware */
550 ret
= wl1251_boot_run_firmware(wl
);