1 #ifndef LINUX_B43_PHY_COMMON_H_
2 #define LINUX_B43_PHY_COMMON_H_
4 #include <linux/types.h>
5 #include <linux/nl80211.h>
9 /* Complex number using 2 32-bit signed integers */
10 struct b43_c32
{ s32 i
, q
; };
12 #define CORDIC_CONVERT(value) (((value) >= 0) ? \
13 ((((value) >> 15) + 1) >> 1) : \
14 -((((-(value)) >> 15) + 1) >> 1))
16 /* PHY register routing bits */
17 #define B43_PHYROUTE 0x0C00 /* PHY register routing bits mask */
18 #define B43_PHYROUTE_BASE 0x0000 /* Base registers */
19 #define B43_PHYROUTE_OFDM_GPHY 0x0400 /* OFDM register routing for G-PHYs */
20 #define B43_PHYROUTE_EXT_GPHY 0x0800 /* Extended G-PHY registers */
21 #define B43_PHYROUTE_N_BMODE 0x0C00 /* N-PHY BMODE registers */
23 /* CCK (B-PHY) registers. */
24 #define B43_PHY_CCK(reg) ((reg) | B43_PHYROUTE_BASE)
25 /* N-PHY registers. */
26 #define B43_PHY_N(reg) ((reg) | B43_PHYROUTE_BASE)
27 /* N-PHY BMODE registers. */
28 #define B43_PHY_N_BMODE(reg) ((reg) | B43_PHYROUTE_N_BMODE)
29 /* OFDM (A-PHY) registers. */
30 #define B43_PHY_OFDM(reg) ((reg) | B43_PHYROUTE_OFDM_GPHY)
31 /* Extended G-PHY registers. */
32 #define B43_PHY_EXTG(reg) ((reg) | B43_PHYROUTE_EXT_GPHY)
35 /* Masks for the PHY versioning registers. */
36 #define B43_PHYVER_ANALOG 0xF000
37 #define B43_PHYVER_ANALOG_SHIFT 12
38 #define B43_PHYVER_TYPE 0x0F00
39 #define B43_PHYVER_TYPE_SHIFT 8
40 #define B43_PHYVER_VERSION 0x00FF
42 /* PHY writes need to be flushed if we reach limit */
43 #define B43_MAX_WRITES_IN_ROW 24
46 * enum b43_interference_mitigation - Interference Mitigation mode
48 * @B43_INTERFMODE_NONE: Disabled
49 * @B43_INTERFMODE_NONWLAN: Non-WLAN Interference Mitigation
50 * @B43_INTERFMODE_MANUALWLAN: WLAN Interference Mitigation
51 * @B43_INTERFMODE_AUTOWLAN: Automatic WLAN Interference Mitigation
53 enum b43_interference_mitigation
{
55 B43_INTERFMODE_NONWLAN
,
56 B43_INTERFMODE_MANUALWLAN
,
57 B43_INTERFMODE_AUTOWLAN
,
60 /* Antenna identifiers */
62 B43_ANTENNA0
= 0, /* Antenna 0 */
63 B43_ANTENNA1
= 1, /* Antenna 1 */
64 B43_ANTENNA_AUTO0
= 2, /* Automatic, starting with antenna 0 */
65 B43_ANTENNA_AUTO1
= 3, /* Automatic, starting with antenna 1 */
69 B43_ANTENNA_AUTO
= B43_ANTENNA_AUTO0
,
70 B43_ANTENNA_DEFAULT
= B43_ANTENNA_AUTO
,
74 * enum b43_txpwr_result - Return value for the recalc_txpower PHY op.
76 * @B43_TXPWR_RES_NEED_ADJUST: Values changed. Hardware adjustment is needed.
77 * @B43_TXPWR_RES_DONE: No more work to do. Everything is done.
79 enum b43_txpwr_result
{
80 B43_TXPWR_RES_NEED_ADJUST
,
85 * struct b43_phy_operations - Function pointers for PHY ops.
87 * @allocate: Allocate and initialise the PHY data structures.
89 * @free: Destroy and free the PHY data structures.
92 * @prepare_structs: Prepare the PHY data structures.
93 * The data structures allocated in @allocate are
96 * @prepare_hardware: Prepare the PHY. This is called before b43_chip_init to
97 * do some early early PHY hardware init.
98 * Can be NULL, if not required.
99 * @init: Initialize the PHY.
101 * @exit: Shutdown the PHY.
102 * Can be NULL, if not required.
104 * @phy_read: Read from a PHY register.
106 * @phy_write: Write to a PHY register.
108 * @phy_maskset: Maskset a PHY register, taking shortcuts.
109 * If it is NULL, a generic algorithm is used.
110 * @radio_read: Read from a Radio register.
112 * @radio_write: Write to a Radio register.
115 * @supports_hwpctl: Returns a boolean whether Hardware Power Control
116 * is supported or not.
117 * If NULL, hwpctl is assumed to be never supported.
118 * @software_rfkill: Turn the radio ON or OFF.
119 * Possible state values are
120 * RFKILL_STATE_SOFT_BLOCKED or
121 * RFKILL_STATE_UNBLOCKED
123 * @switch_analog: Turn the Analog on/off.
125 * @switch_channel: Switch the radio to another channel.
127 * @get_default_chan: Just returns the default channel number.
129 * @set_rx_antenna: Set the antenna used for RX.
130 * Can be NULL, if not supported.
131 * @interf_mitigation: Switch the Interference Mitigation mode.
132 * Can be NULL, if not supported.
134 * @recalc_txpower: Recalculate the transmission power parameters.
135 * This callback has to recalculate the TX power settings,
136 * but does not need to write them to the hardware, yet.
137 * Returns enum b43_txpwr_result to indicate whether the hardware
138 * needs to be adjusted.
139 * If B43_TXPWR_NEED_ADJUST is returned, @adjust_txpower
140 * will be called later.
141 * If the parameter "ignore_tssi" is true, the TSSI values should
142 * be ignored and a recalculation of the power settings should be
143 * done even if the TSSI values did not change.
144 * This function may sleep, but should not.
146 * @adjust_txpower: Write the previously calculated TX power settings
147 * (from @recalc_txpower) to the hardware.
148 * This function may sleep.
149 * Can be NULL, if (and ONLY if) @recalc_txpower _always_
150 * returns B43_TXPWR_RES_DONE.
152 * @pwork_15sec: Periodic work. Called every 15 seconds.
153 * Can be NULL, if not required.
154 * @pwork_60sec: Periodic work. Called every 60 seconds.
155 * Can be NULL, if not required.
157 struct b43_phy_operations
{
159 int (*allocate
)(struct b43_wldev
*dev
);
160 void (*free
)(struct b43_wldev
*dev
);
161 void (*prepare_structs
)(struct b43_wldev
*dev
);
162 int (*prepare_hardware
)(struct b43_wldev
*dev
);
163 int (*init
)(struct b43_wldev
*dev
);
164 void (*exit
)(struct b43_wldev
*dev
);
166 /* Register access */
167 u16 (*phy_read
)(struct b43_wldev
*dev
, u16 reg
);
168 void (*phy_write
)(struct b43_wldev
*dev
, u16 reg
, u16 value
);
169 void (*phy_maskset
)(struct b43_wldev
*dev
, u16 reg
, u16 mask
, u16 set
);
170 u16 (*radio_read
)(struct b43_wldev
*dev
, u16 reg
);
171 void (*radio_write
)(struct b43_wldev
*dev
, u16 reg
, u16 value
);
174 bool (*supports_hwpctl
)(struct b43_wldev
*dev
);
175 void (*software_rfkill
)(struct b43_wldev
*dev
, bool blocked
);
176 void (*switch_analog
)(struct b43_wldev
*dev
, bool on
);
177 int (*switch_channel
)(struct b43_wldev
*dev
, unsigned int new_channel
);
178 unsigned int (*get_default_chan
)(struct b43_wldev
*dev
);
179 void (*set_rx_antenna
)(struct b43_wldev
*dev
, int antenna
);
180 int (*interf_mitigation
)(struct b43_wldev
*dev
,
181 enum b43_interference_mitigation new_mode
);
183 /* Transmission power adjustment */
184 enum b43_txpwr_result (*recalc_txpower
)(struct b43_wldev
*dev
,
186 void (*adjust_txpower
)(struct b43_wldev
*dev
);
189 void (*pwork_15sec
)(struct b43_wldev
*dev
);
190 void (*pwork_60sec
)(struct b43_wldev
*dev
);
201 /* Hardware operation callbacks. */
202 const struct b43_phy_operations
*ops
;
204 /* Most hardware context information is stored in the standard-
205 * specific data structures pointed to by the pointers below.
206 * Only one of them is valid (the currently enabled PHY). */
207 #ifdef CONFIG_B43_DEBUG
208 /* No union for debug build to force NULL derefs in buggy code. */
213 /* A-PHY specific information */
215 /* G-PHY specific information */
217 /* N-PHY specific information */
219 /* LP-PHY specific information */
220 struct b43_phy_lp
*lp
;
221 /* HT-PHY specific information */
222 struct b43_phy_ht
*ht
;
223 /* LCN-PHY specific information */
224 struct b43_phy_lcn
*lcn
;
227 /* Band support flags. */
234 /* GMODE bit enabled? */
241 /* PHY revision number. */
244 /* Count writes since last read */
247 /* Radio versioning */
248 u16 radio_manuf
; /* Radio manufacturer */
249 u16 radio_ver
; /* Radio version */
250 u8 radio_rev
; /* Radio revision */
252 /* Software state of the radio */
255 /* Desired TX power level (in dBm).
256 * This is set by the user and adjusted in b43_phy_xmitpower(). */
259 /* Hardware Power Control enabled? */
260 bool hardware_power_control
;
262 /* The time (in absolute jiffies) when the next TX power output
263 * check is needed. */
264 unsigned long next_txpwr_check_time
;
266 /* Current channel */
267 unsigned int channel
;
269 enum nl80211_channel_type channel_type
;
271 /* PHY TX errors counter. */
274 #ifdef CONFIG_B43_DEBUG
275 /* PHY registers locked (w.r.t. firmware) */
277 /* Radio registers locked (w.r.t. firmware) */
279 #endif /* B43_DEBUG */
284 * b43_phy_allocate - Allocate PHY structs
285 * Allocate the PHY data structures, based on the current dev->phy.type
287 int b43_phy_allocate(struct b43_wldev
*dev
);
290 * b43_phy_free - Free PHY structs
292 void b43_phy_free(struct b43_wldev
*dev
);
295 * b43_phy_init - Initialise the PHY
297 int b43_phy_init(struct b43_wldev
*dev
);
300 * b43_phy_exit - Cleanup PHY
302 void b43_phy_exit(struct b43_wldev
*dev
);
305 * b43_has_hardware_pctl - Hardware Power Control supported?
306 * Returns a boolean, whether hardware power control is supported.
308 bool b43_has_hardware_pctl(struct b43_wldev
*dev
);
311 * b43_phy_read - 16bit PHY register read access
313 u16
b43_phy_read(struct b43_wldev
*dev
, u16 reg
);
316 * b43_phy_write - 16bit PHY register write access
318 void b43_phy_write(struct b43_wldev
*dev
, u16 reg
, u16 value
);
321 * b43_phy_copy - copy contents of 16bit PHY register to another
323 void b43_phy_copy(struct b43_wldev
*dev
, u16 destreg
, u16 srcreg
);
326 * b43_phy_mask - Mask a PHY register with a mask
328 void b43_phy_mask(struct b43_wldev
*dev
, u16 offset
, u16 mask
);
331 * b43_phy_set - OR a PHY register with a bitmap
333 void b43_phy_set(struct b43_wldev
*dev
, u16 offset
, u16 set
);
336 * b43_phy_maskset - Mask and OR a PHY register with a mask and bitmap
338 void b43_phy_maskset(struct b43_wldev
*dev
, u16 offset
, u16 mask
, u16 set
);
341 * b43_radio_read - 16bit Radio register read access
343 u16
b43_radio_read(struct b43_wldev
*dev
, u16 reg
);
344 #define b43_radio_read16 b43_radio_read /* DEPRECATED */
347 * b43_radio_write - 16bit Radio register write access
349 void b43_radio_write(struct b43_wldev
*dev
, u16 reg
, u16 value
);
350 #define b43_radio_write16 b43_radio_write /* DEPRECATED */
353 * b43_radio_mask - Mask a 16bit radio register with a mask
355 void b43_radio_mask(struct b43_wldev
*dev
, u16 offset
, u16 mask
);
358 * b43_radio_set - OR a 16bit radio register with a bitmap
360 void b43_radio_set(struct b43_wldev
*dev
, u16 offset
, u16 set
);
363 * b43_radio_maskset - Mask and OR a radio register with a mask and bitmap
365 void b43_radio_maskset(struct b43_wldev
*dev
, u16 offset
, u16 mask
, u16 set
);
368 * b43_radio_lock - Lock firmware radio register access
370 void b43_radio_lock(struct b43_wldev
*dev
);
373 * b43_radio_unlock - Unlock firmware radio register access
375 void b43_radio_unlock(struct b43_wldev
*dev
);
378 * b43_phy_lock - Lock firmware PHY register access
380 void b43_phy_lock(struct b43_wldev
*dev
);
383 * b43_phy_unlock - Unlock firmware PHY register access
385 void b43_phy_unlock(struct b43_wldev
*dev
);
388 * b43_switch_channel - Switch to another channel
390 int b43_switch_channel(struct b43_wldev
*dev
, unsigned int new_channel
);
392 * B43_DEFAULT_CHANNEL - Switch to the default channel.
394 #define B43_DEFAULT_CHANNEL UINT_MAX
397 * b43_software_rfkill - Turn the radio ON or OFF in software.
399 void b43_software_rfkill(struct b43_wldev
*dev
, bool blocked
);
402 * b43_phy_txpower_check - Check TX power output.
404 * Compare the current TX power output to the desired power emission
405 * and schedule an adjustment in case it mismatches.
407 * @flags: OR'ed enum b43_phy_txpower_check_flags flags.
408 * See the docs below.
410 void b43_phy_txpower_check(struct b43_wldev
*dev
, unsigned int flags
);
412 * enum b43_phy_txpower_check_flags - Flags for b43_phy_txpower_check()
414 * @B43_TXPWR_IGNORE_TIME: Ignore the schedule time and force-redo
416 * @B43_TXPWR_IGNORE_TSSI: Redo the recalculation, even if the average
417 * TSSI did not change.
419 enum b43_phy_txpower_check_flags
{
420 B43_TXPWR_IGNORE_TIME
= (1 << 0),
421 B43_TXPWR_IGNORE_TSSI
= (1 << 1),
425 void b43_phy_txpower_adjust_work(struct work_struct
*work
);
428 * b43_phy_shm_tssi_read - Read the average of the last 4 TSSI from SHM.
430 * @shm_offset: The SHM address to read the values from.
432 * Returns the average of the 4 TSSI values, or a negative error code.
434 int b43_phy_shm_tssi_read(struct b43_wldev
*dev
, u16 shm_offset
);
437 * b43_phy_switch_analog_generic - Generic PHY operation for switching the Analog.
439 * It does the switching based on the PHY0 core register.
440 * Do _not_ call this directly. Only use it as a switch_analog callback
441 * for struct b43_phy_operations.
443 void b43_phyop_switch_analog_generic(struct b43_wldev
*dev
, bool on
);
445 bool b43_channel_type_is_40mhz(enum nl80211_channel_type channel_type
);
447 struct b43_c32
b43_cordic(int theta
);
449 #endif /* LINUX_B43_PHY_COMMON_H_ */