2 * GE PPC9A board support
4 * Author: Martyn Welch <martyn.welch@ge.com>
6 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
13 * Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)
14 * Copyright 2006 Freescale Semiconductor Inc.
16 * NEC fixup adapted from arch/mips/pci/fixup-lm2e.c
19 #include <linux/stddef.h>
20 #include <linux/kernel.h>
21 #include <linux/pci.h>
22 #include <linux/kdev_t.h>
23 #include <linux/delay.h>
24 #include <linux/seq_file.h>
25 #include <linux/of_platform.h>
27 #include <asm/system.h>
29 #include <asm/machdep.h>
30 #include <asm/pci-bridge.h>
32 #include <mm/mmu_decl.h>
36 #include <asm/nvram.h>
38 #include <sysdev/fsl_pci.h>
39 #include <sysdev/fsl_soc.h>
47 #define DBG (fmt...) do { printk(KERN_ERR "PPC9A: " fmt); } while (0)
49 #define DBG (fmt...) do { } while (0)
52 void __iomem
*ppc9a_regs
;
54 static void __init
gef_ppc9a_init_irq(void)
56 struct device_node
*cascade_node
= NULL
;
61 * There is a simple interrupt handler in the main FPGA, this needs
62 * to be cascaded into the MPIC
64 cascade_node
= of_find_compatible_node(NULL
, NULL
, "gef,fpga-pic-1.00");
66 printk(KERN_WARNING
"PPC9A: No FPGA PIC\n");
70 gef_pic_init(cascade_node
);
71 of_node_put(cascade_node
);
74 static void __init
gef_ppc9a_setup_arch(void)
76 struct device_node
*regs
;
78 struct device_node
*np
;
80 for_each_compatible_node(np
, "pci", "fsl,mpc8641-pcie") {
81 fsl_add_bridge(np
, 1);
85 printk(KERN_INFO
"GE Intelligent Platforms PPC9A 6U VME SBC\n");
91 /* Remap basic board registers */
92 regs
= of_find_compatible_node(NULL
, NULL
, "gef,ppc9a-fpga-regs");
94 ppc9a_regs
= of_iomap(regs
, 0);
95 if (ppc9a_regs
== NULL
)
96 printk(KERN_WARNING
"Unable to map board registers\n");
100 #if defined(CONFIG_MMIO_NVRAM)
105 /* Return the PCB revision */
106 static unsigned int gef_ppc9a_get_pcb_rev(void)
110 reg
= ioread32be(ppc9a_regs
);
111 return (reg
>> 16) & 0xff;
114 /* Return the board (software) revision */
115 static unsigned int gef_ppc9a_get_board_rev(void)
119 reg
= ioread32be(ppc9a_regs
);
120 return (reg
>> 8) & 0xff;
123 /* Return the FPGA revision */
124 static unsigned int gef_ppc9a_get_fpga_rev(void)
128 reg
= ioread32be(ppc9a_regs
);
132 /* Return VME Geographical Address */
133 static unsigned int gef_ppc9a_get_vme_geo_addr(void)
137 reg
= ioread32be(ppc9a_regs
+ 0x4);
141 /* Return VME System Controller Status */
142 static unsigned int gef_ppc9a_get_vme_is_syscon(void)
146 reg
= ioread32be(ppc9a_regs
+ 0x4);
147 return (reg
>> 9) & 0x1;
150 static void gef_ppc9a_show_cpuinfo(struct seq_file
*m
)
152 uint svid
= mfspr(SPRN_SVR
);
154 seq_printf(m
, "Vendor\t\t: GE Intelligent Platforms\n");
156 seq_printf(m
, "Revision\t: %u%c\n", gef_ppc9a_get_pcb_rev(),
157 ('A' + gef_ppc9a_get_board_rev()));
158 seq_printf(m
, "FPGA Revision\t: %u\n", gef_ppc9a_get_fpga_rev());
160 seq_printf(m
, "SVR\t\t: 0x%x\n", svid
);
162 seq_printf(m
, "VME geo. addr\t: %u\n", gef_ppc9a_get_vme_geo_addr());
164 seq_printf(m
, "VME syscon\t: %s\n",
165 gef_ppc9a_get_vme_is_syscon() ? "yes" : "no");
168 static void __init
gef_ppc9a_nec_fixup(struct pci_dev
*pdev
)
172 /* Do not do the fixup on other platforms! */
173 if (!machine_is(gef_ppc9a
))
176 printk(KERN_INFO
"Running NEC uPD720101 Fixup\n");
178 /* Ensure ports 1, 2, 3, 4 & 5 are enabled */
179 pci_read_config_dword(pdev
, 0xe0, &val
);
180 pci_write_config_dword(pdev
, 0xe0, (val
& ~7) | 0x5);
182 /* System clock is 48-MHz Oscillator and EHCI Enabled. */
183 pci_write_config_dword(pdev
, 0xe4, 1 << 5);
185 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC
, PCI_DEVICE_ID_NEC_USB
,
186 gef_ppc9a_nec_fixup
);
189 * Called very early, device-tree isn't unflattened
191 * This function is called to determine whether the BSP is compatible with the
192 * supplied device-tree, which is assumed to be the correct one for the actual
193 * board. It is expected thati, in the future, a kernel may support multiple
196 static int __init
gef_ppc9a_probe(void)
198 unsigned long root
= of_get_flat_dt_root();
200 if (of_flat_dt_is_compatible(root
, "gef,ppc9a"))
206 static long __init
mpc86xx_time_init(void)
210 /* Set the time base to zero */
214 temp
= mfspr(SPRN_HID0
);
216 mtspr(SPRN_HID0
, temp
);
217 asm volatile("isync");
222 static __initdata
struct of_device_id of_bus_ids
[] = {
223 { .compatible
= "simple-bus", },
224 { .compatible
= "gianfar", },
228 static int __init
declare_of_platform_devices(void)
230 printk(KERN_DEBUG
"Probe platform devices\n");
231 of_platform_bus_probe(NULL
, of_bus_ids
, NULL
);
235 machine_device_initcall(gef_ppc9a
, declare_of_platform_devices
);
237 define_machine(gef_ppc9a
) {
239 .probe
= gef_ppc9a_probe
,
240 .setup_arch
= gef_ppc9a_setup_arch
,
241 .init_IRQ
= gef_ppc9a_init_irq
,
242 .show_cpuinfo
= gef_ppc9a_show_cpuinfo
,
243 .get_irq
= mpic_get_irq
,
244 .restart
= fsl_rstcr_restart
,
245 .time_init
= mpc86xx_time_init
,
246 .calibrate_decr
= generic_calibrate_decr
,
247 .progress
= udbg_progress
,
249 .pcibios_fixup_bus
= fsl_pcibios_fixup_bus
,