Merge branch 'kvm-updates/2.6.36' of git://git.kernel.org/pub/scm/virt/kvm/kvm
[linux-2.6/next.git] / arch / powerpc / platforms / cell / setup.c
blob691995761b3d46cae9142eb5f27f66c1b60bd6a2
1 /*
2 * linux/arch/powerpc/platforms/cell/cell_setup.c
4 * Copyright (C) 1995 Linus Torvalds
5 * Adapted from 'alpha' version by Gary Thomas
6 * Modified by Cort Dougan (cort@cs.nmt.edu)
7 * Modified by PPC64 Team, IBM Corp
8 * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
15 #undef DEBUG
17 #include <linux/sched.h>
18 #include <linux/kernel.h>
19 #include <linux/mm.h>
20 #include <linux/stddef.h>
21 #include <linux/unistd.h>
22 #include <linux/user.h>
23 #include <linux/reboot.h>
24 #include <linux/init.h>
25 #include <linux/delay.h>
26 #include <linux/irq.h>
27 #include <linux/seq_file.h>
28 #include <linux/root_dev.h>
29 #include <linux/console.h>
30 #include <linux/mutex.h>
31 #include <linux/memory_hotplug.h>
32 #include <linux/of_platform.h>
34 #include <asm/mmu.h>
35 #include <asm/processor.h>
36 #include <asm/io.h>
37 #include <asm/pgtable.h>
38 #include <asm/prom.h>
39 #include <asm/rtas.h>
40 #include <asm/pci-bridge.h>
41 #include <asm/iommu.h>
42 #include <asm/dma.h>
43 #include <asm/machdep.h>
44 #include <asm/time.h>
45 #include <asm/nvram.h>
46 #include <asm/cputable.h>
47 #include <asm/ppc-pci.h>
48 #include <asm/irq.h>
49 #include <asm/spu.h>
50 #include <asm/spu_priv1.h>
51 #include <asm/udbg.h>
52 #include <asm/mpic.h>
53 #include <asm/cell-regs.h>
55 #include "interrupt.h"
56 #include "pervasive.h"
57 #include "ras.h"
58 #include "io-workarounds.h"
60 #ifdef DEBUG
61 #define DBG(fmt...) udbg_printf(fmt)
62 #else
63 #define DBG(fmt...)
64 #endif
66 static void cell_show_cpuinfo(struct seq_file *m)
68 struct device_node *root;
69 const char *model = "";
71 root = of_find_node_by_path("/");
72 if (root)
73 model = of_get_property(root, "model", NULL);
74 seq_printf(m, "machine\t\t: CHRP %s\n", model);
75 of_node_put(root);
78 static void cell_progress(char *s, unsigned short hex)
80 printk("*** %04x : %s\n", hex, s ? s : "");
83 static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev)
85 struct pci_controller *hose;
86 const char *s;
87 int i;
89 if (!machine_is(cell))
90 return;
92 /* We're searching for a direct child of the PHB */
93 if (dev->bus->self != NULL || dev->devfn != 0)
94 return;
96 hose = pci_bus_to_host(dev->bus);
97 if (hose == NULL)
98 return;
100 /* Only on PCIE */
101 if (!of_device_is_compatible(hose->dn, "pciex"))
102 return;
104 /* And only on axon */
105 s = of_get_property(hose->dn, "model", NULL);
106 if (!s || strcmp(s, "Axon") != 0)
107 return;
109 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
110 dev->resource[i].start = dev->resource[i].end = 0;
111 dev->resource[i].flags = 0;
114 printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n",
115 pci_name(dev));
117 DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex);
119 static int __devinit cell_setup_phb(struct pci_controller *phb)
121 const char *model;
122 struct device_node *np;
124 int rc = rtas_setup_phb(phb);
125 if (rc)
126 return rc;
128 np = phb->dn;
129 model = of_get_property(np, "model", NULL);
130 if (model == NULL || strcmp(np->name, "pci"))
131 return 0;
133 /* Setup workarounds for spider */
134 if (strcmp(model, "Spider"))
135 return 0;
137 iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init,
138 (void *)SPIDER_PCI_REG_BASE);
139 io_workaround_init();
141 return 0;
144 static const struct of_device_id cell_bus_ids[] __initdata = {
145 { .type = "soc", },
146 { .compatible = "soc", },
147 { .type = "spider", },
148 { .type = "axon", },
149 { .type = "plb5", },
150 { .type = "plb4", },
151 { .type = "opb", },
152 { .type = "ebc", },
156 static int __init cell_publish_devices(void)
158 struct device_node *root = of_find_node_by_path("/");
159 struct device_node *np;
160 int node;
162 /* Publish OF platform devices for southbridge IOs */
163 of_platform_bus_probe(NULL, cell_bus_ids, NULL);
165 /* On spider based blades, we need to manually create the OF
166 * platform devices for the PCI host bridges
168 for_each_child_of_node(root, np) {
169 if (np->type == NULL || (strcmp(np->type, "pci") != 0 &&
170 strcmp(np->type, "pciex") != 0))
171 continue;
172 of_platform_device_create(np, NULL, NULL);
175 /* There is no device for the MIC memory controller, thus we create
176 * a platform device for it to attach the EDAC driver to.
178 for_each_online_node(node) {
179 if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
180 continue;
181 platform_device_register_simple("cbe-mic", node, NULL, 0);
184 return 0;
186 machine_subsys_initcall(cell, cell_publish_devices);
188 static void cell_mpic_cascade(unsigned int irq, struct irq_desc *desc)
190 struct mpic *mpic = desc->handler_data;
191 unsigned int virq;
193 virq = mpic_get_one_irq(mpic);
194 if (virq != NO_IRQ)
195 generic_handle_irq(virq);
196 desc->chip->eoi(irq);
199 static void __init mpic_init_IRQ(void)
201 struct device_node *dn;
202 struct mpic *mpic;
203 unsigned int virq;
205 for (dn = NULL;
206 (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
207 if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
208 continue;
210 /* The MPIC driver will get everything it needs from the
211 * device-tree, just pass 0 to all arguments
213 mpic = mpic_alloc(dn, 0, 0, 0, 0, " MPIC ");
214 if (mpic == NULL)
215 continue;
216 mpic_init(mpic);
218 virq = irq_of_parse_and_map(dn, 0);
219 if (virq == NO_IRQ)
220 continue;
222 printk(KERN_INFO "%s : hooking up to IRQ %d\n",
223 dn->full_name, virq);
224 set_irq_data(virq, mpic);
225 set_irq_chained_handler(virq, cell_mpic_cascade);
230 static void __init cell_init_irq(void)
232 iic_init_IRQ();
233 spider_init_IRQ();
234 mpic_init_IRQ();
237 static void __init cell_set_dabrx(void)
239 mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER);
242 static void __init cell_setup_arch(void)
244 #ifdef CONFIG_SPU_BASE
245 spu_priv1_ops = &spu_priv1_mmio_ops;
246 spu_management_ops = &spu_management_of_ops;
247 #endif
249 cbe_regs_init();
251 cell_set_dabrx();
253 #ifdef CONFIG_CBE_RAS
254 cbe_ras_init();
255 #endif
257 #ifdef CONFIG_SMP
258 smp_init_cell();
259 #endif
260 /* init to some ~sane value until calibrate_delay() runs */
261 loops_per_jiffy = 50000000;
263 /* Find and initialize PCI host bridges */
264 init_pci_config_tokens();
266 cbe_pervasive_init();
267 #ifdef CONFIG_DUMMY_CONSOLE
268 conswitchp = &dummy_con;
269 #endif
271 mmio_nvram_init();
274 static int __init cell_probe(void)
276 unsigned long root = of_get_flat_dt_root();
278 if (!of_flat_dt_is_compatible(root, "IBM,CBEA") &&
279 !of_flat_dt_is_compatible(root, "IBM,CPBW-1.0"))
280 return 0;
282 hpte_init_native();
284 return 1;
287 define_machine(cell) {
288 .name = "Cell",
289 .probe = cell_probe,
290 .setup_arch = cell_setup_arch,
291 .show_cpuinfo = cell_show_cpuinfo,
292 .restart = rtas_restart,
293 .power_off = rtas_power_off,
294 .halt = rtas_halt,
295 .get_boot_time = rtas_get_boot_time,
296 .get_rtc_time = rtas_get_rtc_time,
297 .set_rtc_time = rtas_set_rtc_time,
298 .calibrate_decr = generic_calibrate_decr,
299 .progress = cell_progress,
300 .init_IRQ = cell_init_irq,
301 .pci_setup_phb = cell_setup_phb,