staging:iio:dds:ad9951: allocate chip state with iio_dev
[linux-2.6/next.git] / arch / sparc / kernel / sun4d_irq.c
bloba9ea60eb2c10f21e01cf007143e47942b6a768ad
1 /*
2 * SS1000/SC2000 interrupt handling.
4 * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
5 * Heavily based on arch/sparc/kernel/irq.c.
6 */
8 #include <linux/kernel_stat.h>
9 #include <linux/seq_file.h>
11 #include <asm/timer.h>
12 #include <asm/traps.h>
13 #include <asm/irq.h>
14 #include <asm/io.h>
15 #include <asm/sbi.h>
16 #include <asm/cacheflush.h>
17 #include <asm/setup.h>
19 #include "kernel.h"
20 #include "irq.h"
22 /* Sun4d interrupts fall roughly into two categories. SBUS and
23 * cpu local. CPU local interrupts cover the timer interrupts
24 * and whatnot, and we encode those as normal PILs between
25 * 0 and 15.
26 * SBUS interrupts are encodes as a combination of board, level and slot.
29 struct sun4d_handler_data {
30 unsigned int cpuid; /* target cpu */
31 unsigned int real_irq; /* interrupt level */
35 static unsigned int sun4d_encode_irq(int board, int lvl, int slot)
37 return (board + 1) << 5 | (lvl << 2) | slot;
40 struct sun4d_timer_regs {
41 u32 l10_timer_limit;
42 u32 l10_cur_countx;
43 u32 l10_limit_noclear;
44 u32 ctrl;
45 u32 l10_cur_count;
48 static struct sun4d_timer_regs __iomem *sun4d_timers;
50 #define SUN4D_TIMER_IRQ 10
52 /* Specify which cpu handle interrupts from which board.
53 * Index is board - value is cpu.
55 static unsigned char board_to_cpu[32];
57 static int pil_to_sbus[] = {
76 /* Exported for sun4d_smp.c */
77 DEFINE_SPINLOCK(sun4d_imsk_lock);
79 /* SBUS interrupts are encoded integers including the board number
80 * (plus one), the SBUS level, and the SBUS slot number. Sun4D
81 * IRQ dispatch is done by:
83 * 1) Reading the BW local interrupt table in order to get the bus
84 * interrupt mask.
86 * This table is indexed by SBUS interrupt level which can be
87 * derived from the PIL we got interrupted on.
89 * 2) For each bus showing interrupt pending from #1, read the
90 * SBI interrupt state register. This will indicate which slots
91 * have interrupts pending for that SBUS interrupt level.
93 * 3) Call the genreric IRQ support.
95 static void sun4d_sbus_handler_irq(int sbusl)
97 unsigned int bus_mask;
98 unsigned int sbino, slot;
99 unsigned int sbil;
101 bus_mask = bw_get_intr_mask(sbusl) & 0x3ffff;
102 bw_clear_intr_mask(sbusl, bus_mask);
104 sbil = (sbusl << 2);
105 /* Loop for each pending SBI */
106 for (sbino = 0; bus_mask; sbino++) {
107 unsigned int idx, mask;
109 bus_mask >>= 1;
110 if (!(bus_mask & 1))
111 continue;
112 /* XXX This seems to ACK the irq twice. acquire_sbi()
113 * XXX uses swap, therefore this writes 0xf << sbil,
114 * XXX then later release_sbi() will write the individual
115 * XXX bits which were set again.
117 mask = acquire_sbi(SBI2DEVID(sbino), 0xf << sbil);
118 mask &= (0xf << sbil);
120 /* Loop for each pending SBI slot */
121 idx = 0;
122 slot = (1 << sbil);
123 while (mask != 0) {
124 unsigned int pil;
125 struct irq_bucket *p;
127 idx++;
128 slot <<= 1;
129 if (!(mask & slot))
130 continue;
132 mask &= ~slot;
133 pil = sun4d_encode_irq(sbino, sbil, idx);
135 p = irq_map[pil];
136 while (p) {
137 struct irq_bucket *next;
139 next = p->next;
140 generic_handle_irq(p->irq);
141 p = next;
143 release_sbi(SBI2DEVID(sbino), slot);
148 void sun4d_handler_irq(int pil, struct pt_regs *regs)
150 struct pt_regs *old_regs;
151 /* SBUS IRQ level (1 - 7) */
152 int sbusl = pil_to_sbus[pil];
154 /* FIXME: Is this necessary?? */
155 cc_get_ipen();
157 cc_set_iclr(1 << pil);
159 #ifdef CONFIG_SMP
161 * Check IPI data structures after IRQ has been cleared. Hard and Soft
162 * IRQ can happen at the same time, so both cases are always handled.
164 if (pil == SUN4D_IPI_IRQ)
165 sun4d_ipi_interrupt();
166 #endif
168 old_regs = set_irq_regs(regs);
169 irq_enter();
170 if (sbusl == 0) {
171 /* cpu interrupt */
172 struct irq_bucket *p;
174 p = irq_map[pil];
175 while (p) {
176 struct irq_bucket *next;
178 next = p->next;
179 generic_handle_irq(p->irq);
180 p = next;
182 } else {
183 /* SBUS interrupt */
184 sun4d_sbus_handler_irq(sbusl);
186 irq_exit();
187 set_irq_regs(old_regs);
191 static void sun4d_mask_irq(struct irq_data *data)
193 struct sun4d_handler_data *handler_data = data->handler_data;
194 unsigned int real_irq;
195 #ifdef CONFIG_SMP
196 int cpuid = handler_data->cpuid;
197 unsigned long flags;
198 #endif
199 real_irq = handler_data->real_irq;
200 #ifdef CONFIG_SMP
201 spin_lock_irqsave(&sun4d_imsk_lock, flags);
202 cc_set_imsk_other(cpuid, cc_get_imsk_other(cpuid) | (1 << real_irq));
203 spin_unlock_irqrestore(&sun4d_imsk_lock, flags);
204 #else
205 cc_set_imsk(cc_get_imsk() | (1 << real_irq));
206 #endif
209 static void sun4d_unmask_irq(struct irq_data *data)
211 struct sun4d_handler_data *handler_data = data->handler_data;
212 unsigned int real_irq;
213 #ifdef CONFIG_SMP
214 int cpuid = handler_data->cpuid;
215 unsigned long flags;
216 #endif
217 real_irq = handler_data->real_irq;
219 #ifdef CONFIG_SMP
220 spin_lock_irqsave(&sun4d_imsk_lock, flags);
221 cc_set_imsk_other(cpuid, cc_get_imsk_other(cpuid) | ~(1 << real_irq));
222 spin_unlock_irqrestore(&sun4d_imsk_lock, flags);
223 #else
224 cc_set_imsk(cc_get_imsk() | ~(1 << real_irq));
225 #endif
228 static unsigned int sun4d_startup_irq(struct irq_data *data)
230 irq_link(data->irq);
231 sun4d_unmask_irq(data);
232 return 0;
235 static void sun4d_shutdown_irq(struct irq_data *data)
237 sun4d_mask_irq(data);
238 irq_unlink(data->irq);
241 struct irq_chip sun4d_irq = {
242 .name = "sun4d",
243 .irq_startup = sun4d_startup_irq,
244 .irq_shutdown = sun4d_shutdown_irq,
245 .irq_unmask = sun4d_unmask_irq,
246 .irq_mask = sun4d_mask_irq,
249 #ifdef CONFIG_SMP
250 static void sun4d_set_cpu_int(int cpu, int level)
252 sun4d_send_ipi(cpu, level);
255 static void sun4d_clear_ipi(int cpu, int level)
259 static void sun4d_set_udt(int cpu)
263 /* Setup IRQ distribution scheme. */
264 void __init sun4d_distribute_irqs(void)
266 struct device_node *dp;
268 int cpuid = cpu_logical_map(1);
270 if (cpuid == -1)
271 cpuid = cpu_logical_map(0);
272 for_each_node_by_name(dp, "sbi") {
273 int devid = of_getintprop_default(dp, "device-id", 0);
274 int board = of_getintprop_default(dp, "board#", 0);
275 board_to_cpu[board] = cpuid;
276 set_sbi_tid(devid, cpuid << 3);
278 printk(KERN_ERR "All sbus IRQs directed to CPU%d\n", cpuid);
280 #endif
282 static void sun4d_clear_clock_irq(void)
284 sbus_readl(&sun4d_timers->l10_timer_limit);
287 static void sun4d_load_profile_irq(int cpu, unsigned int limit)
289 bw_set_prof_limit(cpu, limit);
292 static void __init sun4d_load_profile_irqs(void)
294 int cpu = 0, mid;
296 while (!cpu_find_by_instance(cpu, NULL, &mid)) {
297 sun4d_load_profile_irq(mid >> 3, 0);
298 cpu++;
302 unsigned int sun4d_build_device_irq(struct platform_device *op,
303 unsigned int real_irq)
305 struct device_node *dp = op->dev.of_node;
306 struct device_node *io_unit, *sbi = dp->parent;
307 const struct linux_prom_registers *regs;
308 struct sun4d_handler_data *handler_data;
309 unsigned int pil;
310 unsigned int irq;
311 int board, slot;
312 int sbusl;
314 irq = 0;
315 while (sbi) {
316 if (!strcmp(sbi->name, "sbi"))
317 break;
319 sbi = sbi->parent;
321 if (!sbi)
322 goto err_out;
324 regs = of_get_property(dp, "reg", NULL);
325 if (!regs)
326 goto err_out;
328 slot = regs->which_io;
331 * If SBI's parent is not io-unit or the io-unit lacks
332 * a "board#" property, something is very wrong.
334 if (!sbi->parent || strcmp(sbi->parent->name, "io-unit")) {
335 printk("%s: Error, parent is not io-unit.\n", sbi->full_name);
336 goto err_out;
338 io_unit = sbi->parent;
339 board = of_getintprop_default(io_unit, "board#", -1);
340 if (board == -1) {
341 printk("%s: Error, lacks board# property.\n", io_unit->full_name);
342 goto err_out;
345 sbusl = pil_to_sbus[real_irq];
346 if (sbusl)
347 pil = sun4d_encode_irq(board, sbusl, slot);
348 else
349 pil = real_irq;
351 irq = irq_alloc(real_irq, pil);
352 if (irq == 0)
353 goto err_out;
355 handler_data = irq_get_handler_data(irq);
356 if (unlikely(handler_data))
357 goto err_out;
359 handler_data = kzalloc(sizeof(struct sun4d_handler_data), GFP_ATOMIC);
360 if (unlikely(!handler_data)) {
361 prom_printf("IRQ: kzalloc(sun4d_handler_data) failed.\n");
362 prom_halt();
364 handler_data->cpuid = board_to_cpu[board];
365 handler_data->real_irq = real_irq;
366 irq_set_chip_and_handler_name(irq, &sun4d_irq,
367 handle_level_irq, "level");
368 irq_set_handler_data(irq, handler_data);
370 err_out:
371 return real_irq;
374 static void __init sun4d_fixup_trap_table(void)
376 #ifdef CONFIG_SMP
377 unsigned long flags;
378 struct tt_entry *trap_table = &sparc_ttable[SP_TRAP_IRQ1 + (14 - 1)];
380 /* Adjust so that we jump directly to smp4d_ticker */
381 lvl14_save[2] += smp4d_ticker - real_irq_entry;
383 /* For SMP we use the level 14 ticker, however the bootup code
384 * has copied the firmware's level 14 vector into the boot cpu's
385 * trap table, we must fix this now or we get squashed.
387 local_irq_save(flags);
388 patchme_maybe_smp_msg[0] = 0x01000000; /* NOP out the branch */
389 trap_table->inst_one = lvl14_save[0];
390 trap_table->inst_two = lvl14_save[1];
391 trap_table->inst_three = lvl14_save[2];
392 trap_table->inst_four = lvl14_save[3];
393 local_flush_cache_all();
394 local_irq_restore(flags);
395 #endif
398 static void __init sun4d_init_timers(irq_handler_t counter_fn)
400 struct device_node *dp;
401 struct resource res;
402 unsigned int irq;
403 const u32 *reg;
404 int err;
406 dp = of_find_node_by_name(NULL, "cpu-unit");
407 if (!dp) {
408 prom_printf("sun4d_init_timers: Unable to find cpu-unit\n");
409 prom_halt();
412 /* Which cpu-unit we use is arbitrary, we can view the bootbus timer
413 * registers via any cpu's mapping. The first 'reg' property is the
414 * bootbus.
416 reg = of_get_property(dp, "reg", NULL);
417 of_node_put(dp);
418 if (!reg) {
419 prom_printf("sun4d_init_timers: No reg property\n");
420 prom_halt();
423 res.start = reg[1];
424 res.end = reg[2] - 1;
425 res.flags = reg[0] & 0xff;
426 sun4d_timers = of_ioremap(&res, BW_TIMER_LIMIT,
427 sizeof(struct sun4d_timer_regs), "user timer");
428 if (!sun4d_timers) {
429 prom_printf("sun4d_init_timers: Can't map timer regs\n");
430 prom_halt();
433 sbus_writel((((1000000/HZ) + 1) << 10), &sun4d_timers->l10_timer_limit);
435 master_l10_counter = &sun4d_timers->l10_cur_count;
437 irq = sun4d_build_device_irq(NULL, SUN4D_TIMER_IRQ);
438 err = request_irq(irq, counter_fn, IRQF_TIMER, "timer", NULL);
439 if (err) {
440 prom_printf("sun4d_init_timers: request_irq() failed with %d\n",
441 err);
442 prom_halt();
444 sun4d_load_profile_irqs();
445 sun4d_fixup_trap_table();
448 void __init sun4d_init_sbi_irq(void)
450 struct device_node *dp;
451 int target_cpu;
453 target_cpu = boot_cpu_id;
454 for_each_node_by_name(dp, "sbi") {
455 int devid = of_getintprop_default(dp, "device-id", 0);
456 int board = of_getintprop_default(dp, "board#", 0);
457 unsigned int mask;
459 set_sbi_tid(devid, target_cpu << 3);
460 board_to_cpu[board] = target_cpu;
462 /* Get rid of pending irqs from PROM */
463 mask = acquire_sbi(devid, 0xffffffff);
464 if (mask) {
465 printk(KERN_ERR "Clearing pending IRQs %08x on SBI %d\n",
466 mask, board);
467 release_sbi(devid, mask);
472 void __init sun4d_init_IRQ(void)
474 local_irq_disable();
476 BTFIXUPSET_CALL(clear_clock_irq, sun4d_clear_clock_irq, BTFIXUPCALL_NORM);
477 BTFIXUPSET_CALL(load_profile_irq, sun4d_load_profile_irq, BTFIXUPCALL_NORM);
479 sparc_irq_config.init_timers = sun4d_init_timers;
480 sparc_irq_config.build_device_irq = sun4d_build_device_irq;
482 #ifdef CONFIG_SMP
483 BTFIXUPSET_CALL(set_cpu_int, sun4d_set_cpu_int, BTFIXUPCALL_NORM);
484 BTFIXUPSET_CALL(clear_cpu_int, sun4d_clear_ipi, BTFIXUPCALL_NOP);
485 BTFIXUPSET_CALL(set_irq_udt, sun4d_set_udt, BTFIXUPCALL_NOP);
486 #endif
487 /* Cannot enable interrupts until OBP ticker is disabled. */