4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
8 * Copyright (C) 2006,2007 Thomas Bogendoerfer (tsbogend@alpha.franken.de)
10 * i8259 parts ripped out of arch/mips/kernel/i8259.c
13 #include <linux/delay.h>
14 #include <linux/init.h>
15 #include <linux/interrupt.h>
16 #include <linux/irq.h>
17 #include <linux/platform_device.h>
18 #include <linux/serial_8250.h>
23 #include <asm/irq_cpu.h>
25 #define RM200_I8259A_IRQ_BASE 32
27 #define MEMPORT(_base,_irq) \
33 .flags = UPF_BOOT_AUTOCONF|UPF_IOREMAP, \
36 static struct plat_serial8250_port rm200_data
[] = {
37 MEMPORT(0x160003f8, RM200_I8259A_IRQ_BASE
+ 4),
38 MEMPORT(0x160002f8, RM200_I8259A_IRQ_BASE
+ 3),
42 static struct platform_device rm200_serial8250_device
= {
44 .id
= PLAT8250_DEV_PLATFORM
,
46 .platform_data
= rm200_data
,
50 static struct resource rm200_ds1216_rsrc
[] = {
54 .flags
= IORESOURCE_MEM
58 static struct platform_device rm200_ds1216_device
= {
60 .num_resources
= ARRAY_SIZE(rm200_ds1216_rsrc
),
61 .resource
= rm200_ds1216_rsrc
64 static struct resource snirm_82596_rm200_rsrc
[] = {
68 .flags
= IORESOURCE_MEM
73 .flags
= IORESOURCE_MEM
78 .flags
= IORESOURCE_MEM
83 .flags
= IORESOURCE_IRQ
90 static struct platform_device snirm_82596_rm200_pdev
= {
91 .name
= "snirm_82596",
92 .num_resources
= ARRAY_SIZE(snirm_82596_rm200_rsrc
),
93 .resource
= snirm_82596_rm200_rsrc
96 static struct resource snirm_53c710_rm200_rsrc
[] = {
100 .flags
= IORESOURCE_MEM
105 .flags
= IORESOURCE_IRQ
109 static struct platform_device snirm_53c710_rm200_pdev
= {
110 .name
= "snirm_53c710",
111 .num_resources
= ARRAY_SIZE(snirm_53c710_rm200_rsrc
),
112 .resource
= snirm_53c710_rm200_rsrc
115 static int __init
snirm_setup_devinit(void)
117 if (sni_brd_type
== SNI_BRD_RM200
) {
118 platform_device_register(&rm200_serial8250_device
);
119 platform_device_register(&rm200_ds1216_device
);
120 platform_device_register(&snirm_82596_rm200_pdev
);
121 platform_device_register(&snirm_53c710_rm200_pdev
);
122 sni_eisa_root_init();
127 device_initcall(snirm_setup_devinit
);
130 * RM200 has an ISA and an EISA bus. The iSA bus is only used
131 * for onboard devices and also has twi i8259 PICs. Since these
132 * PICs are no accessible via inb/outb the following code uses
133 * readb/writeb to access them
136 static DEFINE_RAW_SPINLOCK(sni_rm200_i8259A_lock
);
139 #define PIC_ISR PIC_CMD
140 #define PIC_POLL PIC_ISR
141 #define PIC_OCW3 PIC_ISR
143 /* i8259A PIC related value */
144 #define PIC_CASCADE_IR 2
145 #define MASTER_ICW4_DEFAULT 0x01
146 #define SLAVE_ICW4_DEFAULT 0x01
149 * This contains the irq mask for both 8259A irq controllers,
151 static unsigned int rm200_cached_irq_mask
= 0xffff;
152 static __iomem u8
*rm200_pic_master
;
153 static __iomem u8
*rm200_pic_slave
;
155 #define cached_master_mask (rm200_cached_irq_mask)
156 #define cached_slave_mask (rm200_cached_irq_mask >> 8)
158 static void sni_rm200_disable_8259A_irq(struct irq_data
*d
)
160 unsigned int mask
, irq
= d
->irq
- RM200_I8259A_IRQ_BASE
;
164 raw_spin_lock_irqsave(&sni_rm200_i8259A_lock
, flags
);
165 rm200_cached_irq_mask
|= mask
;
167 writeb(cached_slave_mask
, rm200_pic_slave
+ PIC_IMR
);
169 writeb(cached_master_mask
, rm200_pic_master
+ PIC_IMR
);
170 raw_spin_unlock_irqrestore(&sni_rm200_i8259A_lock
, flags
);
173 static void sni_rm200_enable_8259A_irq(struct irq_data
*d
)
175 unsigned int mask
, irq
= d
->irq
- RM200_I8259A_IRQ_BASE
;
179 raw_spin_lock_irqsave(&sni_rm200_i8259A_lock
, flags
);
180 rm200_cached_irq_mask
&= mask
;
182 writeb(cached_slave_mask
, rm200_pic_slave
+ PIC_IMR
);
184 writeb(cached_master_mask
, rm200_pic_master
+ PIC_IMR
);
185 raw_spin_unlock_irqrestore(&sni_rm200_i8259A_lock
, flags
);
188 static inline int sni_rm200_i8259A_irq_real(unsigned int irq
)
191 int irqmask
= 1 << irq
;
194 writeb(0x0B, rm200_pic_master
+ PIC_CMD
);
195 value
= readb(rm200_pic_master
+ PIC_CMD
) & irqmask
;
196 writeb(0x0A, rm200_pic_master
+ PIC_CMD
);
199 writeb(0x0B, rm200_pic_slave
+ PIC_CMD
); /* ISR register */
200 value
= readb(rm200_pic_slave
+ PIC_CMD
) & (irqmask
>> 8);
201 writeb(0x0A, rm200_pic_slave
+ PIC_CMD
);
206 * Careful! The 8259A is a fragile beast, it pretty
207 * much _has_ to be done exactly like this (mask it
208 * first, _then_ send the EOI, and the order of EOI
209 * to the two 8259s is important!
211 void sni_rm200_mask_and_ack_8259A(struct irq_data
*d
)
213 unsigned int irqmask
, irq
= d
->irq
- RM200_I8259A_IRQ_BASE
;
217 raw_spin_lock_irqsave(&sni_rm200_i8259A_lock
, flags
);
219 * Lightweight spurious IRQ detection. We do not want
220 * to overdo spurious IRQ handling - it's usually a sign
221 * of hardware problems, so we only do the checks we can
222 * do without slowing down good hardware unnecessarily.
224 * Note that IRQ7 and IRQ15 (the two spurious IRQs
225 * usually resulting from the 8259A-1|2 PICs) occur
226 * even if the IRQ is masked in the 8259A. Thus we
227 * can check spurious 8259A IRQs without doing the
228 * quite slow i8259A_irq_real() call for every IRQ.
229 * This does not cover 100% of spurious interrupts,
230 * but should be enough to warn the user that there
231 * is something bad going on ...
233 if (rm200_cached_irq_mask
& irqmask
)
234 goto spurious_8259A_irq
;
235 rm200_cached_irq_mask
|= irqmask
;
239 readb(rm200_pic_slave
+ PIC_IMR
);
240 writeb(cached_slave_mask
, rm200_pic_slave
+ PIC_IMR
);
241 writeb(0x60+(irq
& 7), rm200_pic_slave
+ PIC_CMD
);
242 writeb(0x60+PIC_CASCADE_IR
, rm200_pic_master
+ PIC_CMD
);
244 readb(rm200_pic_master
+ PIC_IMR
);
245 writeb(cached_master_mask
, rm200_pic_master
+ PIC_IMR
);
246 writeb(0x60+irq
, rm200_pic_master
+ PIC_CMD
);
248 raw_spin_unlock_irqrestore(&sni_rm200_i8259A_lock
, flags
);
253 * this is the slow path - should happen rarely.
255 if (sni_rm200_i8259A_irq_real(irq
))
257 * oops, the IRQ _is_ in service according to the
258 * 8259A - not spurious, go handle it.
260 goto handle_real_irq
;
263 static int spurious_irq_mask
;
265 * At this point we can be sure the IRQ is spurious,
266 * lets ACK and report it. [once per IRQ]
268 if (!(spurious_irq_mask
& irqmask
)) {
270 "spurious RM200 8259A interrupt: IRQ%d.\n", irq
);
271 spurious_irq_mask
|= irqmask
;
273 atomic_inc(&irq_err_count
);
275 * Theoretically we do not have to handle this IRQ,
276 * but in Linux this does not cause problems and is
279 goto handle_real_irq
;
283 static struct irq_chip sni_rm200_i8259A_chip
= {
284 .name
= "RM200-XT-PIC",
285 .irq_mask
= sni_rm200_disable_8259A_irq
,
286 .irq_unmask
= sni_rm200_enable_8259A_irq
,
287 .irq_mask_ack
= sni_rm200_mask_and_ack_8259A
,
291 * Do the traditional i8259 interrupt polling thing. This is for the few
292 * cases where no better interrupt acknowledge method is available and we
293 * absolutely must touch the i8259.
295 static inline int sni_rm200_i8259_irq(void)
299 raw_spin_lock(&sni_rm200_i8259A_lock
);
301 /* Perform an interrupt acknowledge cycle on controller 1. */
302 writeb(0x0C, rm200_pic_master
+ PIC_CMD
); /* prepare for poll */
303 irq
= readb(rm200_pic_master
+ PIC_CMD
) & 7;
304 if (irq
== PIC_CASCADE_IR
) {
306 * Interrupt is cascaded so perform interrupt
307 * acknowledge on controller 2.
309 writeb(0x0C, rm200_pic_slave
+ PIC_CMD
); /* prepare for poll */
310 irq
= (readb(rm200_pic_slave
+ PIC_CMD
) & 7) + 8;
313 if (unlikely(irq
== 7)) {
315 * This may be a spurious interrupt.
317 * Read the interrupt status register (ISR). If the most
318 * significant bit is not set then there is no valid
321 writeb(0x0B, rm200_pic_master
+ PIC_ISR
); /* ISR register */
322 if (~readb(rm200_pic_master
+ PIC_ISR
) & 0x80)
326 raw_spin_unlock(&sni_rm200_i8259A_lock
);
328 return likely(irq
>= 0) ? irq
+ RM200_I8259A_IRQ_BASE
: irq
;
331 void sni_rm200_init_8259A(void)
335 raw_spin_lock_irqsave(&sni_rm200_i8259A_lock
, flags
);
337 writeb(0xff, rm200_pic_master
+ PIC_IMR
);
338 writeb(0xff, rm200_pic_slave
+ PIC_IMR
);
340 writeb(0x11, rm200_pic_master
+ PIC_CMD
);
341 writeb(0, rm200_pic_master
+ PIC_IMR
);
342 writeb(1U << PIC_CASCADE_IR
, rm200_pic_master
+ PIC_IMR
);
343 writeb(MASTER_ICW4_DEFAULT
, rm200_pic_master
+ PIC_IMR
);
344 writeb(0x11, rm200_pic_slave
+ PIC_CMD
);
345 writeb(8, rm200_pic_slave
+ PIC_IMR
);
346 writeb(PIC_CASCADE_IR
, rm200_pic_slave
+ PIC_IMR
);
347 writeb(SLAVE_ICW4_DEFAULT
, rm200_pic_slave
+ PIC_IMR
);
348 udelay(100); /* wait for 8259A to initialize */
350 writeb(cached_master_mask
, rm200_pic_master
+ PIC_IMR
);
351 writeb(cached_slave_mask
, rm200_pic_slave
+ PIC_IMR
);
353 raw_spin_unlock_irqrestore(&sni_rm200_i8259A_lock
, flags
);
357 * IRQ2 is cascade interrupt to second interrupt controller
359 static struct irqaction sni_rm200_irq2
= {
360 .handler
= no_action
,
362 .flags
= IRQF_NO_THREAD
,
365 static struct resource sni_rm200_pic1_resource
= {
366 .name
= "onboard ISA pic1",
369 .flags
= IORESOURCE_BUSY
372 static struct resource sni_rm200_pic2_resource
= {
373 .name
= "onboard ISA pic2",
376 .flags
= IORESOURCE_BUSY
379 /* ISA irq handler */
380 static irqreturn_t
sni_rm200_i8259A_irq_handler(int dummy
, void *p
)
384 irq
= sni_rm200_i8259_irq();
385 if (unlikely(irq
< 0))
392 struct irqaction sni_rm200_i8259A_irq
= {
393 .handler
= sni_rm200_i8259A_irq_handler
,
394 .name
= "onboard ISA",
398 void __init
sni_rm200_i8259_irqs(void)
402 rm200_pic_master
= ioremap_nocache(0x16000020, 4);
403 if (!rm200_pic_master
)
405 rm200_pic_slave
= ioremap_nocache(0x160000a0, 4);
406 if (!rm200_pic_slave
) {
407 iounmap(rm200_pic_master
);
411 insert_resource(&iomem_resource
, &sni_rm200_pic1_resource
);
412 insert_resource(&iomem_resource
, &sni_rm200_pic2_resource
);
414 sni_rm200_init_8259A();
416 for (i
= RM200_I8259A_IRQ_BASE
; i
< RM200_I8259A_IRQ_BASE
+ 16; i
++)
417 irq_set_chip_and_handler(i
, &sni_rm200_i8259A_chip
,
420 setup_irq(RM200_I8259A_IRQ_BASE
+ PIC_CASCADE_IR
, &sni_rm200_irq2
);
424 #define SNI_RM200_INT_STAT_REG CKSEG1ADDR(0xbc000000)
425 #define SNI_RM200_INT_ENA_REG CKSEG1ADDR(0xbc080000)
427 #define SNI_RM200_INT_START 24
428 #define SNI_RM200_INT_END 28
430 static void enable_rm200_irq(struct irq_data
*d
)
432 unsigned int mask
= 1 << (d
->irq
- SNI_RM200_INT_START
);
434 *(volatile u8
*)SNI_RM200_INT_ENA_REG
&= ~mask
;
437 void disable_rm200_irq(struct irq_data
*d
)
439 unsigned int mask
= 1 << (d
->irq
- SNI_RM200_INT_START
);
441 *(volatile u8
*)SNI_RM200_INT_ENA_REG
|= mask
;
444 static struct irq_chip rm200_irq_type
= {
446 .irq_mask
= disable_rm200_irq
,
447 .irq_unmask
= enable_rm200_irq
,
450 static void sni_rm200_hwint(void)
452 u32 pending
= read_c0_cause() & read_c0_status();
457 if (pending
& C_IRQ5
)
458 do_IRQ(MIPS_CPU_IRQ_BASE
+ 7);
459 else if (pending
& C_IRQ0
) {
460 clear_c0_status(IE_IRQ0
);
461 mask
= *(volatile u8
*)SNI_RM200_INT_ENA_REG
^ 0x1f;
462 stat
= *(volatile u8
*)SNI_RM200_INT_STAT_REG
^ 0x14;
463 irq
= ffs(stat
& mask
& 0x1f);
466 do_IRQ(irq
+ SNI_RM200_INT_START
- 1);
467 set_c0_status(IE_IRQ0
);
471 void __init
sni_rm200_irq_init(void)
475 * (volatile u8
*)SNI_RM200_INT_ENA_REG
= 0x1f;
477 sni_rm200_i8259_irqs();
479 /* Actually we've got more interrupts to handle ... */
480 for (i
= SNI_RM200_INT_START
; i
<= SNI_RM200_INT_END
; i
++)
481 irq_set_chip_and_handler(i
, &rm200_irq_type
, handle_level_irq
);
482 sni_hwint
= sni_rm200_hwint
;
483 change_c0_status(ST0_IM
, IE_IRQ0
);
484 setup_irq(SNI_RM200_INT_START
+ 0, &sni_rm200_i8259A_irq
);
485 setup_irq(SNI_RM200_INT_START
+ 1, &sni_isa_irq
);
488 void __init
sni_rm200_init(void)