2 * Freescale eSDHC controller driver generics for OF and pltfm.
4 * Copyright (c) 2007 Freescale Semiconductor, Inc.
5 * Copyright (c) 2009 MontaVista Software, Inc.
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
14 #ifndef _DRIVERS_MMC_SDHCI_ESDHC_H
15 #define _DRIVERS_MMC_SDHCI_ESDHC_H
18 * Ops and quirks for the Freescale eSDHC controller.
21 #define ESDHC_DEFAULT_QUIRKS (SDHCI_QUIRK_FORCE_BLK_SZ_2048 | \
22 SDHCI_QUIRK_NO_BUSY_IRQ | \
23 SDHCI_QUIRK_NONSTANDARD_CLOCK | \
24 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK | \
25 SDHCI_QUIRK_PIO_NEEDS_DELAY | \
26 SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
28 #define ESDHC_SYSTEM_CONTROL 0x2c
29 #define ESDHC_CLOCK_MASK 0x0000fff0
30 #define ESDHC_PREDIV_SHIFT 8
31 #define ESDHC_DIVIDER_SHIFT 4
32 #define ESDHC_CLOCK_PEREN 0x00000004
33 #define ESDHC_CLOCK_HCKEN 0x00000002
34 #define ESDHC_CLOCK_IPGEN 0x00000001
37 #define ESDHC_HOST_CONTROL_LE 0x20
40 #define ESDHC_DMA_SYSCTL 0x40c
41 #define ESDHC_DMA_SNOOP 0x00000040
43 #define ESDHC_HOST_CONTROL_RES 0x05
45 static inline void esdhc_set_clock(struct sdhci_host
*host
, unsigned int clock
)
51 temp
= sdhci_readl(host
, ESDHC_SYSTEM_CONTROL
);
52 temp
&= ~(ESDHC_CLOCK_IPGEN
| ESDHC_CLOCK_HCKEN
| ESDHC_CLOCK_PEREN
54 sdhci_writel(host
, temp
, ESDHC_SYSTEM_CONTROL
);
59 while (host
->max_clk
/ pre_div
/ 16 > clock
&& pre_div
< 256)
62 while (host
->max_clk
/ pre_div
/ div
> clock
&& div
< 16)
65 dev_dbg(mmc_dev(host
->mmc
), "desired SD clock: %d, actual: %d\n",
66 clock
, host
->max_clk
/ pre_div
/ div
);
71 temp
= sdhci_readl(host
, ESDHC_SYSTEM_CONTROL
);
72 temp
|= (ESDHC_CLOCK_IPGEN
| ESDHC_CLOCK_HCKEN
| ESDHC_CLOCK_PEREN
73 | (div
<< ESDHC_DIVIDER_SHIFT
)
74 | (pre_div
<< ESDHC_PREDIV_SHIFT
));
75 sdhci_writel(host
, temp
, ESDHC_SYSTEM_CONTROL
);
81 #endif /* _DRIVERS_MMC_SDHCI_ESDHC_H */