1 /***********************license start***************
2 * Author: Cavium Networks
4 * Contact: support@caviumnetworks.com
5 * This file is part of the OCTEON SDK
7 * Copyright (c) 2003-2008 Cavium Networks
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
19 * You should have received a copy of the GNU General Public License
20 * along with this file; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 * or visit http://www.gnu.org/licenses/.
24 * This file may also be available under a different license from Cavium.
25 * Contact Cavium Networks for more information
26 ***********************license end**************************************/
28 #ifndef __CVMX_PCSXX_DEFS_H__
29 #define __CVMX_PCSXX_DEFS_H__
31 #define CVMX_PCSXX_10GBX_STATUS_REG(block_id) \
32 CVMX_ADD_IO_SEG(0x00011800B0000828ull + (((block_id) & 1) * 0x8000000ull))
33 #define CVMX_PCSXX_BIST_STATUS_REG(block_id) \
34 CVMX_ADD_IO_SEG(0x00011800B0000870ull + (((block_id) & 1) * 0x8000000ull))
35 #define CVMX_PCSXX_BIT_LOCK_STATUS_REG(block_id) \
36 CVMX_ADD_IO_SEG(0x00011800B0000850ull + (((block_id) & 1) * 0x8000000ull))
37 #define CVMX_PCSXX_CONTROL1_REG(block_id) \
38 CVMX_ADD_IO_SEG(0x00011800B0000800ull + (((block_id) & 1) * 0x8000000ull))
39 #define CVMX_PCSXX_CONTROL2_REG(block_id) \
40 CVMX_ADD_IO_SEG(0x00011800B0000818ull + (((block_id) & 1) * 0x8000000ull))
41 #define CVMX_PCSXX_INT_EN_REG(block_id) \
42 CVMX_ADD_IO_SEG(0x00011800B0000860ull + (((block_id) & 1) * 0x8000000ull))
43 #define CVMX_PCSXX_INT_REG(block_id) \
44 CVMX_ADD_IO_SEG(0x00011800B0000858ull + (((block_id) & 1) * 0x8000000ull))
45 #define CVMX_PCSXX_LOG_ANL_REG(block_id) \
46 CVMX_ADD_IO_SEG(0x00011800B0000868ull + (((block_id) & 1) * 0x8000000ull))
47 #define CVMX_PCSXX_MISC_CTL_REG(block_id) \
48 CVMX_ADD_IO_SEG(0x00011800B0000848ull + (((block_id) & 1) * 0x8000000ull))
49 #define CVMX_PCSXX_RX_SYNC_STATES_REG(block_id) \
50 CVMX_ADD_IO_SEG(0x00011800B0000838ull + (((block_id) & 1) * 0x8000000ull))
51 #define CVMX_PCSXX_SPD_ABIL_REG(block_id) \
52 CVMX_ADD_IO_SEG(0x00011800B0000810ull + (((block_id) & 1) * 0x8000000ull))
53 #define CVMX_PCSXX_STATUS1_REG(block_id) \
54 CVMX_ADD_IO_SEG(0x00011800B0000808ull + (((block_id) & 1) * 0x8000000ull))
55 #define CVMX_PCSXX_STATUS2_REG(block_id) \
56 CVMX_ADD_IO_SEG(0x00011800B0000820ull + (((block_id) & 1) * 0x8000000ull))
57 #define CVMX_PCSXX_TX_RX_POLARITY_REG(block_id) \
58 CVMX_ADD_IO_SEG(0x00011800B0000840ull + (((block_id) & 1) * 0x8000000ull))
59 #define CVMX_PCSXX_TX_RX_STATES_REG(block_id) \
60 CVMX_ADD_IO_SEG(0x00011800B0000830ull + (((block_id) & 1) * 0x8000000ull))
62 union cvmx_pcsxx_10gbx_status_reg
{
64 struct cvmx_pcsxx_10gbx_status_reg_s
{
65 uint64_t reserved_13_63
:51;
68 uint64_t reserved_4_10
:7;
74 struct cvmx_pcsxx_10gbx_status_reg_s cn52xx
;
75 struct cvmx_pcsxx_10gbx_status_reg_s cn52xxp1
;
76 struct cvmx_pcsxx_10gbx_status_reg_s cn56xx
;
77 struct cvmx_pcsxx_10gbx_status_reg_s cn56xxp1
;
80 union cvmx_pcsxx_bist_status_reg
{
82 struct cvmx_pcsxx_bist_status_reg_s
{
83 uint64_t reserved_1_63
:63;
84 uint64_t bist_status
:1;
86 struct cvmx_pcsxx_bist_status_reg_s cn52xx
;
87 struct cvmx_pcsxx_bist_status_reg_s cn52xxp1
;
88 struct cvmx_pcsxx_bist_status_reg_s cn56xx
;
89 struct cvmx_pcsxx_bist_status_reg_s cn56xxp1
;
92 union cvmx_pcsxx_bit_lock_status_reg
{
94 struct cvmx_pcsxx_bit_lock_status_reg_s
{
95 uint64_t reserved_4_63
:60;
101 struct cvmx_pcsxx_bit_lock_status_reg_s cn52xx
;
102 struct cvmx_pcsxx_bit_lock_status_reg_s cn52xxp1
;
103 struct cvmx_pcsxx_bit_lock_status_reg_s cn56xx
;
104 struct cvmx_pcsxx_bit_lock_status_reg_s cn56xxp1
;
107 union cvmx_pcsxx_control1_reg
{
109 struct cvmx_pcsxx_control1_reg_s
{
110 uint64_t reserved_16_63
:48;
114 uint64_t reserved_12_12
:1;
116 uint64_t reserved_7_10
:4;
119 uint64_t reserved_0_1
:2;
121 struct cvmx_pcsxx_control1_reg_s cn52xx
;
122 struct cvmx_pcsxx_control1_reg_s cn52xxp1
;
123 struct cvmx_pcsxx_control1_reg_s cn56xx
;
124 struct cvmx_pcsxx_control1_reg_s cn56xxp1
;
127 union cvmx_pcsxx_control2_reg
{
129 struct cvmx_pcsxx_control2_reg_s
{
130 uint64_t reserved_2_63
:62;
133 struct cvmx_pcsxx_control2_reg_s cn52xx
;
134 struct cvmx_pcsxx_control2_reg_s cn52xxp1
;
135 struct cvmx_pcsxx_control2_reg_s cn56xx
;
136 struct cvmx_pcsxx_control2_reg_s cn56xxp1
;
139 union cvmx_pcsxx_int_en_reg
{
141 struct cvmx_pcsxx_int_en_reg_s
{
142 uint64_t reserved_6_63
:58;
143 uint64_t algnlos_en
:1;
144 uint64_t synlos_en
:1;
145 uint64_t bitlckls_en
:1;
146 uint64_t rxsynbad_en
:1;
150 struct cvmx_pcsxx_int_en_reg_s cn52xx
;
151 struct cvmx_pcsxx_int_en_reg_s cn52xxp1
;
152 struct cvmx_pcsxx_int_en_reg_s cn56xx
;
153 struct cvmx_pcsxx_int_en_reg_s cn56xxp1
;
156 union cvmx_pcsxx_int_reg
{
158 struct cvmx_pcsxx_int_reg_s
{
159 uint64_t reserved_6_63
:58;
167 struct cvmx_pcsxx_int_reg_s cn52xx
;
168 struct cvmx_pcsxx_int_reg_s cn52xxp1
;
169 struct cvmx_pcsxx_int_reg_s cn56xx
;
170 struct cvmx_pcsxx_int_reg_s cn56xxp1
;
173 union cvmx_pcsxx_log_anl_reg
{
175 struct cvmx_pcsxx_log_anl_reg_s
{
176 uint64_t reserved_7_63
:57;
179 uint64_t lafifovfl
:1;
183 struct cvmx_pcsxx_log_anl_reg_s cn52xx
;
184 struct cvmx_pcsxx_log_anl_reg_s cn52xxp1
;
185 struct cvmx_pcsxx_log_anl_reg_s cn56xx
;
186 struct cvmx_pcsxx_log_anl_reg_s cn56xxp1
;
189 union cvmx_pcsxx_misc_ctl_reg
{
191 struct cvmx_pcsxx_misc_ctl_reg_s
{
192 uint64_t reserved_4_63
:60;
198 struct cvmx_pcsxx_misc_ctl_reg_s cn52xx
;
199 struct cvmx_pcsxx_misc_ctl_reg_s cn52xxp1
;
200 struct cvmx_pcsxx_misc_ctl_reg_s cn56xx
;
201 struct cvmx_pcsxx_misc_ctl_reg_s cn56xxp1
;
204 union cvmx_pcsxx_rx_sync_states_reg
{
206 struct cvmx_pcsxx_rx_sync_states_reg_s
{
207 uint64_t reserved_16_63
:48;
213 struct cvmx_pcsxx_rx_sync_states_reg_s cn52xx
;
214 struct cvmx_pcsxx_rx_sync_states_reg_s cn52xxp1
;
215 struct cvmx_pcsxx_rx_sync_states_reg_s cn56xx
;
216 struct cvmx_pcsxx_rx_sync_states_reg_s cn56xxp1
;
219 union cvmx_pcsxx_spd_abil_reg
{
221 struct cvmx_pcsxx_spd_abil_reg_s
{
222 uint64_t reserved_2_63
:62;
226 struct cvmx_pcsxx_spd_abil_reg_s cn52xx
;
227 struct cvmx_pcsxx_spd_abil_reg_s cn52xxp1
;
228 struct cvmx_pcsxx_spd_abil_reg_s cn56xx
;
229 struct cvmx_pcsxx_spd_abil_reg_s cn56xxp1
;
232 union cvmx_pcsxx_status1_reg
{
234 struct cvmx_pcsxx_status1_reg_s
{
235 uint64_t reserved_8_63
:56;
237 uint64_t reserved_3_6
:4;
240 uint64_t reserved_0_0
:1;
242 struct cvmx_pcsxx_status1_reg_s cn52xx
;
243 struct cvmx_pcsxx_status1_reg_s cn52xxp1
;
244 struct cvmx_pcsxx_status1_reg_s cn56xx
;
245 struct cvmx_pcsxx_status1_reg_s cn56xxp1
;
248 union cvmx_pcsxx_status2_reg
{
250 struct cvmx_pcsxx_status2_reg_s
{
251 uint64_t reserved_16_63
:48;
253 uint64_t reserved_12_13
:2;
256 uint64_t reserved_3_9
:7;
261 struct cvmx_pcsxx_status2_reg_s cn52xx
;
262 struct cvmx_pcsxx_status2_reg_s cn52xxp1
;
263 struct cvmx_pcsxx_status2_reg_s cn56xx
;
264 struct cvmx_pcsxx_status2_reg_s cn56xxp1
;
267 union cvmx_pcsxx_tx_rx_polarity_reg
{
269 struct cvmx_pcsxx_tx_rx_polarity_reg_s
{
270 uint64_t reserved_10_63
:54;
271 uint64_t xor_rxplrt
:4;
272 uint64_t xor_txplrt
:4;
276 struct cvmx_pcsxx_tx_rx_polarity_reg_s cn52xx
;
277 struct cvmx_pcsxx_tx_rx_polarity_reg_cn52xxp1
{
278 uint64_t reserved_2_63
:62;
282 struct cvmx_pcsxx_tx_rx_polarity_reg_s cn56xx
;
283 struct cvmx_pcsxx_tx_rx_polarity_reg_cn52xxp1 cn56xxp1
;
286 union cvmx_pcsxx_tx_rx_states_reg
{
288 struct cvmx_pcsxx_tx_rx_states_reg_s
{
289 uint64_t reserved_14_63
:50;
300 struct cvmx_pcsxx_tx_rx_states_reg_s cn52xx
;
301 struct cvmx_pcsxx_tx_rx_states_reg_cn52xxp1
{
302 uint64_t reserved_13_63
:51;
312 struct cvmx_pcsxx_tx_rx_states_reg_s cn56xx
;
313 struct cvmx_pcsxx_tx_rx_states_reg_cn52xxp1 cn56xxp1
;