2 * linux/arch/arm/kernel/entry-armv.S
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * Low-level vector interface routines
14 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
18 #include <asm/memory.h>
19 #include <asm/glue-df.h>
20 #include <asm/glue-pf.h>
21 #include <asm/vfpmacros.h>
22 #include <mach/entry-macro.S>
23 #include <asm/thread_notify.h>
24 #include <asm/unwind.h>
25 #include <asm/unistd.h>
28 #include "entry-header.S"
29 #include <asm/entry-macro-multi.S>
32 * Interrupt handling. Preserves r7, r8, r9
35 #ifdef CONFIG_MULTI_IRQ_HANDLER
36 ldr r5, =handle_arch_irq
43 arch_irq_handler_default
48 .section .kprobes.text,"ax",%progbits
54 * Invalid mode handlers
56 .macro inv_entry, reason
57 sub sp, sp, #S_FRAME_SIZE
58 ARM( stmib sp, {r1 - lr} )
59 THUMB( stmia sp, {r0 - r12} )
60 THUMB( str sp, [sp, #S_SP] )
61 THUMB( str lr, [sp, #S_LR] )
66 inv_entry BAD_PREFETCH
68 ENDPROC(__pabt_invalid)
73 ENDPROC(__dabt_invalid)
78 ENDPROC(__irq_invalid)
81 inv_entry BAD_UNDEFINSTR
84 @ XXX fall through to common_invalid
88 @ common_invalid - generic code for failed exception (re-entrant version of handlers)
94 add r0, sp, #S_PC @ here for interlock avoidance
95 mov r7, #-1 @ "" "" "" ""
96 str r4, [sp] @ save preserved r0
97 stmia r0, {r5 - r7} @ lr_<exception>,
98 @ cpsr_<exception>, "old_r0"
102 ENDPROC(__und_invalid)
108 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
109 #define SPFIX(code...) code
111 #define SPFIX(code...)
114 .macro svc_entry, stack_hole=0
116 UNWIND(.save {r0 - pc} )
117 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
118 #ifdef CONFIG_THUMB2_KERNEL
119 SPFIX( str r0, [sp] ) @ temporarily saved
121 SPFIX( tst r0, #4 ) @ test original stack alignment
122 SPFIX( ldr r0, [sp] ) @ restored
126 SPFIX( subeq sp, sp, #4 )
130 add r5, sp, #S_SP - 4 @ here for interlock avoidance
131 mov r4, #-1 @ "" "" "" ""
132 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
133 SPFIX( addeq r0, r0, #4 )
134 str r1, [sp, #-4]! @ save the "real" r0 copied
135 @ from the exception stack
140 @ We are now ready to fill in the remaining blanks on the stack:
144 @ r2 - lr_<exception>, already fixed up for correct return/restart
145 @ r3 - spsr_<exception>
146 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
156 @ get ready to re-enable interrupts if appropriate
160 biceq r9, r9, #PSR_I_BIT
163 @ Call the processor-specific abort handler:
165 @ r2 - aborted context pc
166 @ r3 - aborted context cpsr
168 @ The abort handler must return the aborted address in r0, and
169 @ the fault status register in r1. r9 must be preserved.
174 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
176 bl CPU_DABORT_HANDLER
180 @ set desired IRQ state, then call main handler
188 @ IRQs off again before pulling preserved data off the stack
193 @ restore SPSR and restart the instruction
196 svc_exit r2 @ return from exception
204 #ifdef CONFIG_TRACE_IRQFLAGS
205 bl trace_hardirqs_off
207 #ifdef CONFIG_PREEMPT
209 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
210 add r7, r8, #1 @ increment it
211 str r7, [tsk, #TI_PREEMPT]
215 #ifdef CONFIG_PREEMPT
216 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
217 ldr r0, [tsk, #TI_FLAGS] @ get flags
218 teq r8, #0 @ if preempt count != 0
219 movne r0, #0 @ force flags to 0
220 tst r0, #_TIF_NEED_RESCHED
223 ldr r4, [sp, #S_PSR] @ irqs are already disabled
224 #ifdef CONFIG_TRACE_IRQFLAGS
226 bleq trace_hardirqs_on
228 svc_exit r4 @ return from exception
234 #ifdef CONFIG_PREEMPT
237 1: bl preempt_schedule_irq @ irq en/disable is done inside
238 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
239 tst r0, #_TIF_NEED_RESCHED
240 moveq pc, r8 @ go again
246 #ifdef CONFIG_KPROBES
247 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
248 @ it obviously needs free stack space which then will belong to
256 @ call emulation code, which returns using r9 if it has emulated
257 @ the instruction, or the more conventional lr if we are to treat
258 @ this as a real undefined instruction
262 #ifndef CONFIG_THUMB2_KERNEL
265 ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2
267 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
268 ldrhhs r9, [r2] @ bottom 16 bits
269 orrhs r0, r9, r0, lsl #16
274 mov r0, sp @ struct pt_regs *regs
278 @ IRQs off again before pulling preserved data off the stack
280 1: disable_irq_notrace
283 @ restore SPSR and restart the instruction
285 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
286 svc_exit r2 @ return from exception
295 @ re-enable interrupts if appropriate
299 biceq r9, r9, #PSR_I_BIT
301 mov r0, r2 @ pass address of aborted instruction.
305 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
307 bl CPU_PABORT_HANDLER
310 msr cpsr_c, r9 @ Maybe enable interrupts
312 bl do_PrefetchAbort @ call abort handler
315 @ IRQs off again before pulling preserved data off the stack
320 @ restore SPSR and restart the instruction
323 svc_exit r2 @ return from exception
340 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
343 #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
344 #error "sizeof(struct pt_regs) must be a multiple of 8"
349 UNWIND(.cantunwind ) @ don't unwind the user space
350 sub sp, sp, #S_FRAME_SIZE
351 ARM( stmib sp, {r1 - r12} )
352 THUMB( stmia sp, {r0 - r12} )
355 add r0, sp, #S_PC @ here for interlock avoidance
356 mov r4, #-1 @ "" "" "" ""
358 str r1, [sp] @ save the "real" r0 copied
359 @ from the exception stack
362 @ We are now ready to fill in the remaining blanks on the stack:
364 @ r2 - lr_<exception>, already fixed up for correct return/restart
365 @ r3 - spsr_<exception>
366 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
368 @ Also, separately save sp_usr and lr_usr
371 ARM( stmdb r0, {sp, lr}^ )
372 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
375 @ Enable the alignment trap while in kernel mode
380 @ Clear FP to mark the first stack frame
385 .macro kuser_cmpxchg_check
386 #if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
388 #warning "NPTL on non MMU needs fixing"
390 @ Make sure our user space atomic helper is restarted
391 @ if it was interrupted in a critical region. Here we
392 @ perform a quick test inline since it should be false
393 @ 99.9999% of the time. The rest is done out of line.
395 blhs kuser_cmpxchg_fixup
406 @ Call the processor-specific abort handler:
408 @ r2 - aborted context pc
409 @ r3 - aborted context cpsr
411 @ The abort handler must return the aborted address in r0, and
412 @ the fault status register in r1.
417 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
419 bl CPU_DABORT_HANDLER
423 @ IRQs on, then call the main handler
428 adr lr, BSYM(ret_from_exception)
438 #ifdef CONFIG_IRQSOFF_TRACER
439 bl trace_hardirqs_off
443 #ifdef CONFIG_PREEMPT
444 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
445 add r7, r8, #1 @ increment it
446 str r7, [tsk, #TI_PREEMPT]
450 #ifdef CONFIG_PREEMPT
451 ldr r0, [tsk, #TI_PREEMPT]
452 str r8, [tsk, #TI_PREEMPT]
454 ARM( strne r0, [r0, -r0] )
455 THUMB( movne r0, #0 )
456 THUMB( strne r0, [r0] )
460 b ret_to_user_from_irq
471 @ fall through to the emulation code, which returns using r9 if
472 @ it has emulated the instruction, or the more conventional lr
473 @ if we are to treat this as a real undefined instruction
477 adr r9, BSYM(ret_from_exception)
478 adr lr, BSYM(__und_usr_unknown)
479 tst r3, #PSR_T_BIT @ Thumb mode?
480 itet eq @ explicit IT needed for the 1f label
481 subeq r4, r2, #4 @ ARM instr at LR - 4
482 subne r4, r2, #2 @ Thumb instr at LR - 2
484 #ifdef CONFIG_CPU_ENDIAN_BE8
485 reveq r0, r0 @ little endian instruction
489 #if __LINUX_ARM_ARCH__ >= 7
491 ARM( ldrht r5, [r4], #2 )
492 THUMB( ldrht r5, [r4] )
493 THUMB( add r4, r4, #2 )
494 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
495 cmp r0, #0xe800 @ 32bit instruction if xx != 0
496 blo __und_usr_unknown
498 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
499 orr r0, r0, r5, lsl #16
507 @ fallthrough to call_fpe
511 * The out of line fixup for the ldrt above.
513 .pushsection .fixup, "ax"
516 .pushsection __ex_table,"a"
518 #if __LINUX_ARM_ARCH__ >= 7
525 * Check whether the instruction is a co-processor instruction.
526 * If yes, we need to call the relevant co-processor handler.
528 * Note that we don't do a full check here for the co-processor
529 * instructions; all instructions with bit 27 set are well
530 * defined. The only instructions that should fault are the
531 * co-processor instructions. However, we have to watch out
532 * for the ARM6/ARM7 SWI bug.
534 * NEON is a special case that has to be handled here. Not all
535 * NEON instructions are co-processor instructions, so we have
536 * to make a special case of checking for them. Plus, there's
537 * five groups of them, so we have a table of mask/opcode pairs
538 * to check against, and if any match then we branch off into the
541 * Emulators may wish to make use of the following registers:
542 * r0 = instruction opcode.
544 * r9 = normal "successful" return address
545 * r10 = this threads thread_info structure.
546 * lr = unrecognised instruction return address
549 @ Fall-through from Thumb-2 __und_usr
552 adr r6, .LCneon_thumb_opcodes
557 adr r6, .LCneon_arm_opcodes
559 ldr r7, [r6], #4 @ mask value
560 cmp r7, #0 @ end mask?
563 ldr r7, [r6], #4 @ opcode bits matching in mask
564 cmp r8, r7 @ NEON instruction?
568 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
569 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
570 b do_vfp @ let VFP handler handle this
573 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
574 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
575 #if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
576 and r8, r0, #0x0f000000 @ mask out op-code bits
577 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
580 get_thread_info r10 @ get current thread
581 and r8, r0, #0x00000f00 @ mask out CP number
582 THUMB( lsr r8, r8, #8 )
584 add r6, r10, #TI_USED_CP
585 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
586 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
588 @ Test if we need to give access to iWMMXt coprocessors
589 ldr r5, [r10, #TI_FLAGS]
590 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
591 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
592 bcs iwmmxt_task_enable
594 ARM( add pc, pc, r8, lsr #6 )
595 THUMB( lsl r8, r8, #2 )
600 W(b) do_fpe @ CP#1 (FPE)
601 W(b) do_fpe @ CP#2 (FPE)
604 b crunch_task_enable @ CP#4 (MaverickCrunch)
605 b crunch_task_enable @ CP#5 (MaverickCrunch)
606 b crunch_task_enable @ CP#6 (MaverickCrunch)
616 W(b) do_vfp @ CP#10 (VFP)
617 W(b) do_vfp @ CP#11 (VFP)
619 movw_pc lr @ CP#10 (VFP)
620 movw_pc lr @ CP#11 (VFP)
624 movw_pc lr @ CP#14 (Debug)
625 movw_pc lr @ CP#15 (Control)
631 .word 0xfe000000 @ mask
632 .word 0xf2000000 @ opcode
634 .word 0xff100000 @ mask
635 .word 0xf4000000 @ opcode
637 .word 0x00000000 @ mask
638 .word 0x00000000 @ opcode
640 .LCneon_thumb_opcodes:
641 .word 0xef000000 @ mask
642 .word 0xef000000 @ opcode
644 .word 0xff100000 @ mask
645 .word 0xf9000000 @ opcode
647 .word 0x00000000 @ mask
648 .word 0x00000000 @ opcode
654 add r10, r10, #TI_FPSTATE @ r10 = workspace
655 ldr pc, [r4] @ Call FP module USR entry point
658 * The FP module is called with these registers set:
661 * r9 = normal "successful" return address
663 * lr = unrecognised FP instruction return address
678 adr lr, BSYM(ret_from_exception)
680 ENDPROC(__und_usr_unknown)
686 mov r0, r2 @ pass address of aborted instruction.
690 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
692 bl CPU_PABORT_HANDLER
695 enable_irq @ Enable interrupts
697 bl do_PrefetchAbort @ call abort handler
701 * This is the return code to user mode for abort handlers
703 ENTRY(ret_from_exception)
711 ENDPROC(ret_from_exception)
714 * Register switch for ARMv3 and ARMv4 processors
715 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
716 * previous and next are guaranteed not to be the same.
721 add ip, r1, #TI_CPU_SAVE
722 ldr r3, [r2, #TI_TP_VALUE]
723 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
724 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
725 THUMB( str sp, [ip], #4 )
726 THUMB( str lr, [ip], #4 )
727 #ifdef CONFIG_CPU_USE_DOMAINS
728 ldr r6, [r2, #TI_CPU_DOMAIN]
731 #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
732 ldr r7, [r2, #TI_TASK]
733 ldr r8, =__stack_chk_guard
734 ldr r7, [r7, #TSK_STACK_CANARY]
736 #ifdef CONFIG_CPU_USE_DOMAINS
737 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
740 add r4, r2, #TI_CPU_SAVE
741 ldr r0, =thread_notify_head
742 mov r1, #THREAD_NOTIFY_SWITCH
743 bl atomic_notifier_call_chain
744 #if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
749 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
750 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
751 THUMB( ldr sp, [ip], #4 )
752 THUMB( ldr pc, [ip] )
761 * These are segment of kernel provided user code reachable from user space
762 * at a fixed address in kernel memory. This is used to provide user space
763 * with some operations which require kernel help because of unimplemented
764 * native feature and/or instructions in many ARM CPUs. The idea is for
765 * this code to be executed directly in user mode for best efficiency but
766 * which is too intimate with the kernel counter part to be left to user
767 * libraries. In fact this code might even differ from one CPU to another
768 * depending on the available instruction set and restrictions like on
769 * SMP systems. In other words, the kernel reserves the right to change
770 * this code as needed without warning. Only the entry points and their
771 * results are guaranteed to be stable.
773 * Each segment is 32-byte aligned and will be moved to the top of the high
774 * vector page. New segments (if ever needed) must be added in front of
775 * existing ones. This mechanism should be used only for things that are
776 * really small and justified, and not be abused freely.
778 * User space is expected to implement those things inline when optimizing
779 * for a processor that has the necessary native support, but only if such
780 * resulting binaries are already to be incompatible with earlier ARM
781 * processors due to the use of unsupported instructions other than what
782 * is provided here. In other words don't make binaries unable to run on
783 * earlier processors just for the sake of not using these kernel helpers
784 * if your compiled code is not going to use the new instructions for other
790 #ifdef CONFIG_ARM_THUMB
798 .globl __kuser_helper_start
799 __kuser_helper_start:
802 * Reference prototype:
804 * void __kernel_memory_barrier(void)
808 * lr = return address
818 * Definition and user space usage example:
820 * typedef void (__kernel_dmb_t)(void);
821 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
823 * Apply any needed memory barrier to preserve consistency with data modified
824 * manually and __kuser_cmpxchg usage.
826 * This could be used as follows:
828 * #define __kernel_dmb() \
829 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
830 * : : : "r0", "lr","cc" )
833 __kuser_memory_barrier: @ 0xffff0fa0
840 * Reference prototype:
842 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
849 * lr = return address
853 * r0 = returned value (zero or non-zero)
854 * C flag = set if r0 == 0, clear if r0 != 0
860 * Definition and user space usage example:
862 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
863 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
865 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
866 * Return zero if *ptr was changed or non-zero if no exchange happened.
867 * The C flag is also set if *ptr was changed to allow for assembly
868 * optimization in the calling code.
872 * - This routine already includes memory barriers as needed.
874 * For example, a user space atomic_add implementation could look like this:
876 * #define atomic_add(ptr, val) \
877 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
878 * register unsigned int __result asm("r1"); \
880 * "1: @ atomic_add\n\t" \
881 * "ldr r0, [r2]\n\t" \
882 * "mov r3, #0xffff0fff\n\t" \
883 * "add lr, pc, #4\n\t" \
884 * "add r1, r0, %2\n\t" \
885 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
887 * : "=&r" (__result) \
888 * : "r" (__ptr), "rIL" (val) \
889 * : "r0","r3","ip","lr","cc","memory" ); \
893 __kuser_cmpxchg: @ 0xffff0fc0
895 #if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
898 * Poor you. No fast solution possible...
899 * The kernel itself must perform the operation.
900 * A special ghost syscall is used for that (see traps.c).
903 ldr r7, 1f @ it's 20 bits
906 1: .word __ARM_NR_cmpxchg
908 #elif __LINUX_ARM_ARCH__ < 6
913 * The only thing that can break atomicity in this cmpxchg
914 * implementation is either an IRQ or a data abort exception
915 * causing another process/thread to be scheduled in the middle
916 * of the critical sequence. To prevent this, code is added to
917 * the IRQ and data abort exception handlers to set the pc back
918 * to the beginning of the critical section if it is found to be
919 * within that critical section (see kuser_cmpxchg_fixup).
921 1: ldr r3, [r2] @ load current val
922 subs r3, r3, r0 @ compare with oldval
923 2: streq r1, [r2] @ store newval if eq
924 rsbs r0, r3, #0 @ set return val and C flag
929 @ Called from kuser_cmpxchg_check macro.
930 @ r2 = address of interrupted insn (must be preserved).
931 @ sp = saved regs. r7 and r8 are clobbered.
932 @ 1b = first critical insn, 2b = last critical insn.
933 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
935 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
937 rsbcss r8, r8, #(2b - 1b)
938 strcs r7, [sp, #S_PC]
943 #warning "NPTL on non MMU needs fixing"
958 /* beware -- each __kuser slot must be 8 instructions max */
959 ALT_SMP(b __kuser_memory_barrier)
967 * Reference prototype:
969 * int __kernel_get_tls(void)
973 * lr = return address
983 * Definition and user space usage example:
985 * typedef int (__kernel_get_tls_t)(void);
986 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
988 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
990 * This could be used as follows:
992 * #define __kernel_get_tls() \
993 * ({ register unsigned int __val asm("r0"); \
994 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
995 * : "=r" (__val) : : "lr","cc" ); \
999 __kuser_get_tls: @ 0xffff0fe0
1000 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
1002 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
1004 .word 0 @ 0xffff0ff0 software TLS value, then
1005 .endr @ pad up to __kuser_helper_version
1008 * Reference declaration:
1010 * extern unsigned int __kernel_helper_version;
1012 * Definition and user space usage example:
1014 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1016 * User space may read this to determine the curent number of helpers
1020 __kuser_helper_version: @ 0xffff0ffc
1021 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1023 .globl __kuser_helper_end
1031 * This code is copied to 0xffff0200 so we can use branches in the
1032 * vectors, rather than ldr's. Note that this code must not
1033 * exceed 0x300 bytes.
1035 * Common stub entry macro:
1036 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1038 * SP points to a minimal amount of processor-private memory, the address
1039 * of which is copied into r0 for the mode specific abort handler.
1041 .macro vector_stub, name, mode, correction=0
1046 sub lr, lr, #\correction
1050 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1053 stmia sp, {r0, lr} @ save r0, lr
1055 str lr, [sp, #8] @ save spsr
1058 @ Prepare for SVC32 mode. IRQs remain disabled.
1061 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1065 @ the branch table must immediately follow this code
1069 THUMB( ldr lr, [r0, lr, lsl #2] )
1071 ARM( ldr lr, [pc, lr, lsl #2] )
1072 movs pc, lr @ branch to handler in SVC mode
1073 ENDPROC(vector_\name)
1076 @ handler addresses follow this label
1080 .globl __stubs_start
1083 * Interrupt dispatcher
1085 vector_stub irq, IRQ_MODE, 4
1087 .long __irq_usr @ 0 (USR_26 / USR_32)
1088 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1089 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1090 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1091 .long __irq_invalid @ 4
1092 .long __irq_invalid @ 5
1093 .long __irq_invalid @ 6
1094 .long __irq_invalid @ 7
1095 .long __irq_invalid @ 8
1096 .long __irq_invalid @ 9
1097 .long __irq_invalid @ a
1098 .long __irq_invalid @ b
1099 .long __irq_invalid @ c
1100 .long __irq_invalid @ d
1101 .long __irq_invalid @ e
1102 .long __irq_invalid @ f
1105 * Data abort dispatcher
1106 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1108 vector_stub dabt, ABT_MODE, 8
1110 .long __dabt_usr @ 0 (USR_26 / USR_32)
1111 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1112 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1113 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1114 .long __dabt_invalid @ 4
1115 .long __dabt_invalid @ 5
1116 .long __dabt_invalid @ 6
1117 .long __dabt_invalid @ 7
1118 .long __dabt_invalid @ 8
1119 .long __dabt_invalid @ 9
1120 .long __dabt_invalid @ a
1121 .long __dabt_invalid @ b
1122 .long __dabt_invalid @ c
1123 .long __dabt_invalid @ d
1124 .long __dabt_invalid @ e
1125 .long __dabt_invalid @ f
1128 * Prefetch abort dispatcher
1129 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1131 vector_stub pabt, ABT_MODE, 4
1133 .long __pabt_usr @ 0 (USR_26 / USR_32)
1134 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1135 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1136 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1137 .long __pabt_invalid @ 4
1138 .long __pabt_invalid @ 5
1139 .long __pabt_invalid @ 6
1140 .long __pabt_invalid @ 7
1141 .long __pabt_invalid @ 8
1142 .long __pabt_invalid @ 9
1143 .long __pabt_invalid @ a
1144 .long __pabt_invalid @ b
1145 .long __pabt_invalid @ c
1146 .long __pabt_invalid @ d
1147 .long __pabt_invalid @ e
1148 .long __pabt_invalid @ f
1151 * Undef instr entry dispatcher
1152 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1154 vector_stub und, UND_MODE
1156 .long __und_usr @ 0 (USR_26 / USR_32)
1157 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1158 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1159 .long __und_svc @ 3 (SVC_26 / SVC_32)
1160 .long __und_invalid @ 4
1161 .long __und_invalid @ 5
1162 .long __und_invalid @ 6
1163 .long __und_invalid @ 7
1164 .long __und_invalid @ 8
1165 .long __und_invalid @ 9
1166 .long __und_invalid @ a
1167 .long __und_invalid @ b
1168 .long __und_invalid @ c
1169 .long __und_invalid @ d
1170 .long __und_invalid @ e
1171 .long __und_invalid @ f
1175 /*=============================================================================
1177 *-----------------------------------------------------------------------------
1178 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1179 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1180 * Basically to switch modes, we *HAVE* to clobber one register... brain
1181 * damage alert! I don't think that we can execute any code in here in any
1182 * other mode than FIQ... Ok you can switch to another mode, but you can't
1183 * get out of that mode without clobbering one register.
1189 /*=============================================================================
1190 * Address exception handler
1191 *-----------------------------------------------------------------------------
1192 * These aren't too critical.
1193 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1200 * We group all the following data together to optimise
1201 * for CPUs with separate I & D caches.
1211 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
1213 .globl __vectors_start
1215 ARM( swi SYS_ERROR0 )
1218 W(b) vector_und + stubs_offset
1219 W(ldr) pc, .LCvswi + stubs_offset
1220 W(b) vector_pabt + stubs_offset
1221 W(b) vector_dabt + stubs_offset
1222 W(b) vector_addrexcptn + stubs_offset
1223 W(b) vector_irq + stubs_offset
1224 W(b) vector_fiq + stubs_offset
1226 .globl __vectors_end
1232 .globl cr_no_alignment
1238 #ifdef CONFIG_MULTI_IRQ_HANDLER
1239 .globl handle_arch_irq