2 * Copyright IBM Corp. 1999, 2009
4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>
10 #include <linux/kernel.h>
11 #include <linux/errno.h>
12 #include <asm/types.h>
13 #include <asm/ptrace.h>
14 #include <asm/setup.h>
15 #include <asm/processor.h>
16 #include <asm/lowcore.h>
17 #include <asm/cmpxchg.h>
23 extern struct task_struct
*__switch_to(void *, void *);
24 extern void update_per_regs(struct task_struct
*task
);
26 static inline void save_fp_regs(s390_fp_regs
*fpregs
)
30 " std 2,%O0+24(%R0)\n"
31 " std 4,%O0+40(%R0)\n"
33 : "=Q" (*fpregs
) : "Q" (*fpregs
));
34 if (!MACHINE_HAS_IEEE
)
38 " std 1,%O0+16(%R0)\n"
39 " std 3,%O0+32(%R0)\n"
40 " std 5,%O0+48(%R0)\n"
41 " std 7,%O0+64(%R0)\n"
42 " std 8,%O0+72(%R0)\n"
43 " std 9,%O0+80(%R0)\n"
44 " std 10,%O0+88(%R0)\n"
45 " std 11,%O0+96(%R0)\n"
46 " std 12,%O0+104(%R0)\n"
47 " std 13,%O0+112(%R0)\n"
48 " std 14,%O0+120(%R0)\n"
49 " std 15,%O0+128(%R0)\n"
50 : "=Q" (*fpregs
) : "Q" (*fpregs
));
53 static inline void restore_fp_regs(s390_fp_regs
*fpregs
)
61 if (!MACHINE_HAS_IEEE
)
71 " ld 10,%O0+88(%R0)\n"
72 " ld 11,%O0+96(%R0)\n"
73 " ld 12,%O0+104(%R0)\n"
74 " ld 13,%O0+112(%R0)\n"
75 " ld 14,%O0+120(%R0)\n"
76 " ld 15,%O0+128(%R0)\n"
80 static inline void save_access_regs(unsigned int *acrs
)
82 asm volatile("stam 0,15,%0" : "=Q" (*acrs
));
85 static inline void restore_access_regs(unsigned int *acrs
)
87 asm volatile("lam 0,15,%0" : : "Q" (*acrs
));
90 #define switch_to(prev,next,last) do { \
92 save_fp_regs(&prev->thread.fp_regs); \
93 save_access_regs(&prev->thread.acrs[0]); \
96 restore_fp_regs(&next->thread.fp_regs); \
97 restore_access_regs(&next->thread.acrs[0]); \
98 update_per_regs(next); \
100 prev = __switch_to(prev,next); \
103 extern void account_vtime(struct task_struct
*, struct task_struct
*);
104 extern void account_tick_vtime(struct task_struct
*);
107 extern int pfault_init(void);
108 extern void pfault_fini(void);
109 #else /* CONFIG_PFAULT */
110 #define pfault_init() ({-1;})
111 #define pfault_fini() do { } while (0)
112 #endif /* CONFIG_PFAULT */
114 extern void cmma_init(void);
115 extern int memcpy_real(void *, void *, size_t);
117 #define finish_arch_switch(prev) do { \
118 set_fs(current->thread.mm_segment); \
119 account_vtime(prev, current); \
122 #define nop() asm volatile("nop")
125 * Force strict CPU ordering.
126 * And yes, this is required on UP too when we're talking
129 * This is very similar to the ppc eieio/sync instruction in that is
130 * does a checkpoint syncronisation & makes sure that
131 * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
134 #define eieio() asm volatile("bcr 15,0" : : : "memory")
135 #define SYNC_OTHER_CORES(x) eieio()
137 #define rmb() eieio()
138 #define wmb() eieio()
139 #define read_barrier_depends() do { } while(0)
140 #define smp_mb() mb()
141 #define smp_rmb() rmb()
142 #define smp_wmb() wmb()
143 #define smp_read_barrier_depends() read_barrier_depends()
144 #define smp_mb__before_clear_bit() smp_mb()
145 #define smp_mb__after_clear_bit() smp_mb()
148 #define set_mb(var, value) do { var = value; mb(); } while (0)
152 #define __ctl_load(array, low, high) ({ \
153 typedef struct { char _[sizeof(array)]; } addrtype; \
155 " lctlg %1,%2,%0\n" \
156 : : "Q" (*(addrtype *)(&array)), \
157 "i" (low), "i" (high)); \
160 #define __ctl_store(array, low, high) ({ \
161 typedef struct { char _[sizeof(array)]; } addrtype; \
163 " stctg %1,%2,%0\n" \
164 : "=Q" (*(addrtype *)(&array)) \
165 : "i" (low), "i" (high)); \
168 #else /* __s390x__ */
170 #define __ctl_load(array, low, high) ({ \
171 typedef struct { char _[sizeof(array)]; } addrtype; \
174 : : "Q" (*(addrtype *)(&array)), \
175 "i" (low), "i" (high)); \
178 #define __ctl_store(array, low, high) ({ \
179 typedef struct { char _[sizeof(array)]; } addrtype; \
181 " stctl %1,%2,%0\n" \
182 : "=Q" (*(addrtype *)(&array)) \
183 : "i" (low), "i" (high)); \
186 #endif /* __s390x__ */
188 #define __ctl_set_bit(cr, bit) ({ \
189 unsigned long __dummy; \
190 __ctl_store(__dummy, cr, cr); \
191 __dummy |= 1UL << (bit); \
192 __ctl_load(__dummy, cr, cr); \
195 #define __ctl_clear_bit(cr, bit) ({ \
196 unsigned long __dummy; \
197 __ctl_store(__dummy, cr, cr); \
198 __dummy &= ~(1UL << (bit)); \
199 __ctl_load(__dummy, cr, cr); \
203 * Use to set psw mask except for the first byte which
204 * won't be changed by this function.
207 __set_psw_mask(unsigned long mask
)
209 __load_psw_mask(mask
| (arch_local_save_flags() & ~(-1UL >> 8)));
212 #define local_mcck_enable() __set_psw_mask(psw_kernel_bits)
213 #define local_mcck_disable() __set_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK)
217 extern void smp_ctl_set_bit(int cr
, int bit
);
218 extern void smp_ctl_clear_bit(int cr
, int bit
);
219 #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
220 #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
224 #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
225 #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
227 #endif /* CONFIG_SMP */
229 #define MAX_FACILITY_BIT (256*8) /* stfle_fac_list has 256 bytes */
232 * The test_facility function uses the bit odering where the MSB is bit 0.
233 * That makes it easier to query facility bits with the bit number as
234 * documented in the Principles of Operation.
236 static inline int test_facility(unsigned long nr
)
240 if (nr
>= MAX_FACILITY_BIT
)
242 ptr
= (unsigned char *) &S390_lowcore
.stfle_fac_list
+ (nr
>> 3);
243 return (*ptr
& (0x80 >> (nr
& 7))) != 0;
246 static inline unsigned short stap(void)
248 unsigned short cpu_address
;
250 asm volatile("stap %0" : "=m" (cpu_address
));
254 extern void (*_machine_restart
)(char *command
);
255 extern void (*_machine_halt
)(void);
256 extern void (*_machine_power_off
)(void);
258 extern unsigned long arch_align_stack(unsigned long sp
);
260 static inline int tprot(unsigned long addr
)
270 : "+d" (rc
) : "a" (addr
) : "cc");
274 #endif /* __KERNEL__ */