3 * Modified from mach-omap2/board-3430sdp-flash.c
5 * Copyright (C) 2009 Nokia Corporation
6 * Copyright (C) 2009 Texas Instruments
8 * Vimal Singh <vimalsingh@ti.com>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
16 #include <linux/platform_device.h>
17 #include <linux/mtd/physmap.h>
20 #include <plat/gpmc.h>
21 #include <plat/nand.h>
22 #include <plat/onenand.h>
25 #include "board-flash.h"
27 #define REG_FPGA_REV 0x10
28 #define REG_FPGA_DIP_SWITCH_INPUT2 0x60
29 #define MAX_SUPPORTED_GPMC_CONFIG 3
31 #define DEBUG_BASE 0x08000000 /* debug board */
33 /* various memory sizes */
34 #define FLASH_SIZE_SDPV1 SZ_64M /* NOR flash (64 Meg aligned) */
35 #define FLASH_SIZE_SDPV2 SZ_128M /* NOR flash (256 Meg aligned) */
37 static struct physmap_flash_data board_nor_data
= {
41 static struct resource board_nor_resource
= {
42 .flags
= IORESOURCE_MEM
,
45 static struct platform_device board_nor_device
= {
46 .name
= "physmap-flash",
49 .platform_data
= &board_nor_data
,
52 .resource
= &board_nor_resource
,
56 __init
board_nor_init(struct mtd_partition
*nor_parts
, u8 nr_parts
, u8 cs
)
60 board_nor_data
.parts
= nor_parts
;
61 board_nor_data
.nr_parts
= nr_parts
;
63 /* Configure start address and size of NOR device */
64 if (omap_rev() >= OMAP3430_REV_ES1_0
) {
65 err
= gpmc_cs_request(cs
, FLASH_SIZE_SDPV2
- 1,
66 (unsigned long *)&board_nor_resource
.start
);
67 board_nor_resource
.end
= board_nor_resource
.start
68 + FLASH_SIZE_SDPV2
- 1;
70 err
= gpmc_cs_request(cs
, FLASH_SIZE_SDPV1
- 1,
71 (unsigned long *)&board_nor_resource
.start
);
72 board_nor_resource
.end
= board_nor_resource
.start
73 + FLASH_SIZE_SDPV1
- 1;
76 printk(KERN_ERR
"NOR: Can't request GPMC CS\n");
79 if (platform_device_register(&board_nor_device
) < 0)
80 printk(KERN_ERR
"Unable to register NOR device\n");
83 #if defined(CONFIG_MTD_ONENAND_OMAP2) || \
84 defined(CONFIG_MTD_ONENAND_OMAP2_MODULE)
85 static struct omap_onenand_platform_data board_onenand_data
= {
86 .dma_channel
= -1, /* disable DMA in OMAP OneNAND driver */
90 __init
board_onenand_init(struct mtd_partition
*onenand_parts
,
93 board_onenand_data
.cs
= cs
;
94 board_onenand_data
.parts
= onenand_parts
;
95 board_onenand_data
.nr_parts
= nr_parts
;
97 gpmc_onenand_init(&board_onenand_data
);
101 __init
board_onenand_init(struct mtd_partition
*nor_parts
, u8 nr_parts
, u8 cs
)
104 #endif /* CONFIG_MTD_ONENAND_OMAP2 || CONFIG_MTD_ONENAND_OMAP2_MODULE */
106 #if defined(CONFIG_MTD_NAND_OMAP2) || \
107 defined(CONFIG_MTD_NAND_OMAP2_MODULE)
109 /* Note that all values in this struct are in nanoseconds */
110 static struct gpmc_timings nand_timings
= {
130 .wr_data_mux_bus
= 0,
133 static struct omap_nand_platform_data board_nand_data
= {
135 .gpmc_t
= &nand_timings
,
136 .dma_channel
= -1, /* disable DMA in OMAP NAND driver */
138 .devsize
= 0, /* '0' for 8-bit, '1' for 16-bit device */
142 __init
board_nand_init(struct mtd_partition
*nand_parts
, u8 nr_parts
, u8 cs
)
144 board_nand_data
.cs
= cs
;
145 board_nand_data
.parts
= nand_parts
;
146 board_nand_data
.nr_parts
= nr_parts
;
148 gpmc_nand_init(&board_nand_data
);
152 __init
board_nand_init(struct mtd_partition
*nand_parts
, u8 nr_parts
, u8 cs
)
155 #endif /* CONFIG_MTD_NAND_OMAP2 || CONFIG_MTD_NAND_OMAP2_MODULE */
158 * get_gpmc0_type - Reads the FPGA DIP_SWITCH_INPUT_REGISTER2 to get
159 * the various cs values.
161 static u8
get_gpmc0_type(void)
164 void __iomem
*fpga_map_addr
;
166 fpga_map_addr
= ioremap(DEBUG_BASE
, 4096);
170 if (!(__raw_readw(fpga_map_addr
+ REG_FPGA_REV
)))
171 /* we dont have an DEBUG FPGA??? */
172 /* Depend on #defines!! default to strata boot return param */
175 /* S8-DIP-OFF = 1, S8-DIP-ON = 0 */
176 cs
= __raw_readw(fpga_map_addr
+ REG_FPGA_DIP_SWITCH_INPUT2
) & 0xf;
178 /* ES2.0 SDP's onwards 4 dip switches are provided for CS */
179 if (omap_rev() >= OMAP3430_REV_ES1_0
)
180 /* change (S8-1:4=DS-2:0) to (S8-4:1=DS-2:0) */
181 cs
= ((cs
& 8) >> 3) | ((cs
& 4) >> 1) |
182 ((cs
& 2) << 1) | ((cs
& 1) << 3);
184 /* change (S8-1:3=DS-2:0) to (S8-3:1=DS-2:0) */
185 cs
= ((cs
& 4) >> 2) | (cs
& 2) | ((cs
& 1) << 2);
187 iounmap(fpga_map_addr
);
192 * sdp3430_flash_init - Identify devices connected to GPMC and register.
196 void board_flash_init(struct flash_partitions partition_info
[],
197 char chip_sel_board
[][GPMC_CS_NUM
])
200 u8 norcs
= GPMC_CS_NUM
+ 1;
201 u8 nandcs
= GPMC_CS_NUM
+ 1;
202 u8 onenandcs
= GPMC_CS_NUM
+ 1;
204 unsigned char *config_sel
= NULL
;
206 /* REVISIT: Is this return correct idx for 2430 SDP?
207 * for which cs configuration matches for 2430 SDP?
209 idx
= get_gpmc0_type();
210 if (idx
>= MAX_SUPPORTED_GPMC_CONFIG
) {
211 printk(KERN_ERR
"%s: Invalid chip select: %d\n", __func__
, cs
);
214 config_sel
= (unsigned char *)(chip_sel_board
[idx
]);
216 while (cs
< GPMC_CS_NUM
) {
217 switch (config_sel
[cs
]) {
219 if (norcs
> GPMC_CS_NUM
)
223 if (nandcs
> GPMC_CS_NUM
)
227 if (onenandcs
> GPMC_CS_NUM
)
234 if (norcs
> GPMC_CS_NUM
)
235 printk(KERN_INFO
"NOR: Unable to find configuration "
238 board_nor_init(partition_info
[0].parts
,
239 partition_info
[0].nr_parts
, norcs
);
241 if (onenandcs
> GPMC_CS_NUM
)
242 printk(KERN_INFO
"OneNAND: Unable to find configuration "
245 board_onenand_init(partition_info
[1].parts
,
246 partition_info
[1].nr_parts
, onenandcs
);
248 if (nandcs
> GPMC_CS_NUM
)
249 printk(KERN_INFO
"NAND: Unable to find configuration "
252 board_nand_init(partition_info
[2].parts
,
253 partition_info
[2].nr_parts
, nandcs
);