2 * linux/arch/arm/mach-omap3/sram.S
4 * Omap3 specific functions that need to be run in internal SRAM
6 * Copyright (C) 2004, 2007, 2008 Texas Instruments, Inc.
7 * Copyright (C) 2008 Nokia Corporation
9 * Rajendra Nayak <rnayak@ti.com>
10 * Richard Woodruff <r-woodruff2@ti.com>
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 #include <linux/linkage.h>
29 #include <asm/assembler.h>
30 #include <mach/hardware.h>
35 #include "cm2xxx_3xxx.h"
40 #define SDRC_NO_UNLOCK_DLL 0x0
41 #define SDRC_UNLOCK_DLL 0x1
43 /* SDRC_DLLA_CTRL bit settings */
44 #define FIXEDDELAY_SHIFT 24
45 #define FIXEDDELAY_MASK (0xff << FIXEDDELAY_SHIFT)
46 #define DLLIDLE_MASK 0x4
49 * SDRC_DLLA_CTRL default values: TI hardware team indicates that
50 * FIXEDDELAY should be initialized to 0xf. This apparently was
51 * empirically determined during process testing, so no derivation
54 #define FIXEDDELAY_DEFAULT (0x0f << FIXEDDELAY_SHIFT)
56 /* SDRC_DLLA_STATUS bit settings */
57 #define LOCKSTATUS_MASK 0x4
59 /* SDRC_POWER bit settings */
60 #define SRFRONIDLEREQ_MASK 0x40
62 /* CM_IDLEST1_CORE bit settings */
63 #define ST_SDRC_MASK 0x2
65 /* CM_ICLKEN1_CORE bit settings */
66 #define EN_SDRC_MASK 0x2
68 /* CM_CLKSEL1_PLL bit settings */
69 #define CORE_DPLL_CLKOUT_DIV_SHIFT 0x1b
72 * omap3_sram_configure_core_dpll - change DPLL3 M2 divider
74 * Params passed in registers:
75 * r0 = new M2 divider setting (only 1 and 2 supported right now)
76 * r1 = unlock SDRC DLL? (1 = yes, 0 = no). Only unlock DLL for
78 * r2 = number of MPU cycles to wait for SDRC to stabilize after
79 * reprogramming the SDRC when switching to a slower MPU speed
80 * r3 = increasing SDRC rate? (1 = yes, 0 = no)
82 * Params passed via the stack. The needed params will be copied in SRAM
83 * before use by the code in SRAM (SDRAM is not accessible during SDRC
85 * new SDRC_RFR_CTRL_0 register contents
86 * new SDRC_ACTIM_CTRL_A_0 register contents
87 * new SDRC_ACTIM_CTRL_B_0 register contents
88 * new SDRC_MR_0 register value
89 * new SDRC_RFR_CTRL_1 register contents
90 * new SDRC_ACTIM_CTRL_A_1 register contents
91 * new SDRC_ACTIM_CTRL_B_1 register contents
92 * new SDRC_MR_1 register value
94 * If the param SDRC_RFR_CTRL_1 is 0, the parameters are not programmed into
95 * the SDRC CS1 registers
97 * NOTE: This code no longer attempts to program the SDRC AC timing and MR
98 * registers. This is because the code currently cannot ensure that all
99 * L3 initiators (e.g., sDMA, IVA, DSS DISPC, etc.) are not accessing the
100 * SDRAM when the registers are written. If the registers are changed while
101 * an initiator is accessing SDRAM, memory can be corrupted and/or the SDRC
102 * may enter an unpredictable state. In the future, the intent is to
103 * re-enable this code in cases where we can ensure that no initiators are
104 * touching the SDRAM. Until that time, users who know that their use case
105 * can satisfy the above requirement can enable the CONFIG_OMAP3_SDRC_AC_TIMING
108 * Richard Woodruff notes that any changes to this code must be carefully
109 * audited and tested to ensure that they don't cause a TLB miss while
110 * the SDRAM is inaccessible. Such a situation will crash the system
111 * since it will cause the ARM MMU to attempt to walk the page tables.
112 * These crashes may be intermittent.
114 ENTRY(omap3_sram_configure_core_dpll)
115 stmfd sp!, {r1-r12, lr} @ store regs to stack
117 @ pull the extra args off the stack
118 @ and store them in SRAM
120 str r4, omap_sdrc_rfr_ctrl_0_val
122 str r4, omap_sdrc_actim_ctrl_a_0_val
124 str r4, omap_sdrc_actim_ctrl_b_0_val
126 str r4, omap_sdrc_mr_0_val
128 str r4, omap_sdrc_rfr_ctrl_1_val
129 cmp r4, #0 @ if SDRC_RFR_CTRL_1 is 0,
130 beq skip_cs1_params @ do not use cs1 params
132 str r4, omap_sdrc_actim_ctrl_a_1_val
134 str r4, omap_sdrc_actim_ctrl_b_1_val
136 str r4, omap_sdrc_mr_1_val
138 mrc p15, 0, r8, c1, c0, 0 @ read ctrl register
139 bic r10, r8, #0x800 @ clear Z-bit, disable branch prediction
140 mcr p15, 0, r10, c1, c0, 0 @ write ctrl register
141 dsb @ flush buffered writes to interconnect
142 isb @ prevent speculative exec past here
143 cmp r3, #1 @ if increasing SDRC clk rate,
144 bleq configure_sdrc @ program the SDRC regs early (for RFR)
145 cmp r1, #SDRC_UNLOCK_DLL @ set the intended DLL state
148 bl sdram_in_selfrefresh @ put SDRAM in self refresh, idle SDRC
149 bl configure_core_dpll @ change the DPLL3 M2 divider
151 bl wait_clk_stable @ wait for SDRC to stabilize
152 bl enable_sdrc @ take SDRC out of idle
153 cmp r1, #SDRC_UNLOCK_DLL @ wait for DLL status to change
156 cmp r3, #1 @ if increasing SDRC clk rate,
157 beq return_to_sdram @ return to SDRAM code, otherwise,
158 bl configure_sdrc @ reprogram SDRC regs now
160 mcr p15, 0, r8, c1, c0, 0 @ restore ctrl register
161 isb @ prevent speculative exec past here
162 mov r0, #0 @ return value
163 ldmfd sp!, {r1-r12, pc} @ restore regs and return
165 ldr r11, omap3_sdrc_dlla_ctrl
167 bic r12, r12, #FIXEDDELAY_MASK
168 orr r12, r12, #FIXEDDELAY_DEFAULT
169 orr r12, r12, #DLLIDLE_MASK
170 str r12, [r11] @ (no OCP barrier needed)
173 ldr r11, omap3_sdrc_dlla_ctrl
175 bic r12, r12, #DLLIDLE_MASK
176 str r12, [r11] @ (no OCP barrier needed)
178 sdram_in_selfrefresh:
179 ldr r11, omap3_sdrc_power @ read the SDRC_POWER register
180 ldr r12, [r11] @ read the contents of SDRC_POWER
181 mov r9, r12 @ keep a copy of SDRC_POWER bits
182 orr r12, r12, #SRFRONIDLEREQ_MASK @ enable self refresh on idle
183 str r12, [r11] @ write back to SDRC_POWER register
184 ldr r12, [r11] @ posted-write barrier for SDRC
186 ldr r11, omap3_cm_iclken1_core @ read the CM_ICLKEN1_CORE reg
188 bic r12, r12, #EN_SDRC_MASK @ disable iclk bit for SDRC
191 ldr r11, omap3_cm_idlest1_core
193 and r12, r12, #ST_SDRC_MASK @ check for SDRC idle
194 cmp r12, #ST_SDRC_MASK
198 ldr r11, omap3_cm_clksel1_pll
200 ldr r10, core_m2_mask_val @ modify m2 for core dpll
202 orr r12, r12, r0, lsl #CORE_DPLL_CLKOUT_DIV_SHIFT
204 ldr r12, [r11] @ posted-write barrier for CM
211 ldr r11, omap3_cm_iclken1_core
213 orr r12, r12, #EN_SDRC_MASK @ enable iclk bit for SDRC
216 ldr r11, omap3_cm_idlest1_core
218 and r12, r12, #ST_SDRC_MASK
221 restore_sdrc_power_val:
222 ldr r11, omap3_sdrc_power
223 str r9, [r11] @ restore SDRC_POWER, no barrier needed
226 ldr r11, omap3_sdrc_dlla_status
228 and r12, r12, #LOCKSTATUS_MASK
229 cmp r12, #LOCKSTATUS_MASK
233 ldr r11, omap3_sdrc_dlla_status
235 and r12, r12, #LOCKSTATUS_MASK
240 ldr r12, omap_sdrc_rfr_ctrl_0_val @ fetch value from SRAM
241 ldr r11, omap3_sdrc_rfr_ctrl_0 @ fetch addr from SRAM
242 str r12, [r11] @ store
243 #ifdef CONFIG_OMAP3_SDRC_AC_TIMING
244 ldr r12, omap_sdrc_actim_ctrl_a_0_val
245 ldr r11, omap3_sdrc_actim_ctrl_a_0
247 ldr r12, omap_sdrc_actim_ctrl_b_0_val
248 ldr r11, omap3_sdrc_actim_ctrl_b_0
250 ldr r12, omap_sdrc_mr_0_val
251 ldr r11, omap3_sdrc_mr_0
254 ldr r12, omap_sdrc_rfr_ctrl_1_val
255 cmp r12, #0 @ if SDRC_RFR_CTRL_1 is 0,
256 beq skip_cs1_prog @ do not program cs1 params
257 ldr r11, omap3_sdrc_rfr_ctrl_1
259 #ifdef CONFIG_OMAP3_SDRC_AC_TIMING
260 ldr r12, omap_sdrc_actim_ctrl_a_1_val
261 ldr r11, omap3_sdrc_actim_ctrl_a_1
263 ldr r12, omap_sdrc_actim_ctrl_b_1_val
264 ldr r11, omap3_sdrc_actim_ctrl_b_1
266 ldr r12, omap_sdrc_mr_1_val
267 ldr r11, omap3_sdrc_mr_1
271 ldr r12, [r11] @ posted-write barrier for SDRC
275 .word OMAP34XX_SDRC_REGADDR(SDRC_POWER)
276 omap3_cm_clksel1_pll:
277 .word OMAP34XX_CM_REGADDR(PLL_MOD, CM_CLKSEL1)
278 omap3_cm_idlest1_core:
279 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST)
280 omap3_cm_iclken1_core:
281 .word OMAP34XX_CM_REGADDR(CORE_MOD, CM_ICLKEN1)
283 omap3_sdrc_rfr_ctrl_0:
284 .word OMAP34XX_SDRC_REGADDR(SDRC_RFR_CTRL_0)
285 omap3_sdrc_rfr_ctrl_1:
286 .word OMAP34XX_SDRC_REGADDR(SDRC_RFR_CTRL_1)
287 omap3_sdrc_actim_ctrl_a_0:
288 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_A_0)
289 omap3_sdrc_actim_ctrl_a_1:
290 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_A_1)
291 omap3_sdrc_actim_ctrl_b_0:
292 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_B_0)
293 omap3_sdrc_actim_ctrl_b_1:
294 .word OMAP34XX_SDRC_REGADDR(SDRC_ACTIM_CTRL_B_1)
296 .word OMAP34XX_SDRC_REGADDR(SDRC_MR_0)
298 .word OMAP34XX_SDRC_REGADDR(SDRC_MR_1)
299 omap_sdrc_rfr_ctrl_0_val:
301 omap_sdrc_rfr_ctrl_1_val:
303 omap_sdrc_actim_ctrl_a_0_val:
305 omap_sdrc_actim_ctrl_a_1_val:
307 omap_sdrc_actim_ctrl_b_0_val:
309 omap_sdrc_actim_ctrl_b_1_val:
316 omap3_sdrc_dlla_status:
317 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
318 omap3_sdrc_dlla_ctrl:
319 .word OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
323 ENTRY(omap3_sram_configure_core_dpll_sz)
324 .word . - omap3_sram_configure_core_dpll