2 * Copyright (C) 2000 Deep Blue Solutions Ltd
3 * Copyright (C) 2002 Shane Nay (shane@minirl.com)
4 * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
17 #include <linux/types.h>
18 #include <linux/init.h>
19 #include <linux/clk.h>
20 #include <linux/serial_8250.h>
21 #include <linux/gpio.h>
22 #include <linux/i2c.h>
23 #include <linux/irq.h>
25 #include <asm/mach-types.h>
26 #include <asm/mach/arch.h>
27 #include <asm/mach/time.h>
28 #include <asm/memory.h>
29 #include <asm/mach/map.h>
30 #include <mach/common.h>
31 #include <mach/board-mx31ads.h>
32 #include <mach/iomux-mx3.h>
34 #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
35 #include <linux/mfd/wm8350/audio.h>
36 #include <linux/mfd/wm8350/core.h>
37 #include <linux/mfd/wm8350/pmic.h>
40 #include "devices-imx31.h"
42 /* PBC Board interrupt status register */
43 #define PBC_INTSTATUS 0x000016
45 /* PBC Board interrupt current status register */
46 #define PBC_INTCURR_STATUS 0x000018
48 /* PBC Interrupt mask register set address */
49 #define PBC_INTMASK_SET 0x00001A
51 /* PBC Interrupt mask register clear address */
52 #define PBC_INTMASK_CLEAR 0x00001C
55 #define PBC_SC16C652_UARTA 0x010000
58 #define PBC_SC16C652_UARTB 0x010010
60 #define PBC_INTSTATUS_REG (PBC_INTSTATUS + PBC_BASE_ADDRESS)
61 #define PBC_INTMASK_SET_REG (PBC_INTMASK_SET + PBC_BASE_ADDRESS)
62 #define PBC_INTMASK_CLEAR_REG (PBC_INTMASK_CLEAR + PBC_BASE_ADDRESS)
63 #define EXPIO_PARENT_INT IOMUX_TO_IRQ(MX31_PIN_GPIO1_4)
65 #define MXC_IRQ_TO_EXPIO(irq) ((irq) - MXC_EXP_IO_BASE)
67 #define EXPIO_INT_XUART_INTA (MXC_EXP_IO_BASE + 10)
68 #define EXPIO_INT_XUART_INTB (MXC_EXP_IO_BASE + 11)
70 #define MXC_MAX_EXP_IO_LINES 16
73 * The serial port definition structure.
75 static struct plat_serial8250_port serial_platform_data
[] = {
77 .membase
= (void *)(PBC_BASE_ADDRESS
+ PBC_SC16C652_UARTA
),
78 .mapbase
= (unsigned long)(MX31_CS4_BASE_ADDR
+ PBC_SC16C652_UARTA
),
79 .irq
= EXPIO_INT_XUART_INTA
,
83 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
| UPF_AUTO_IRQ
,
85 .membase
= (void *)(PBC_BASE_ADDRESS
+ PBC_SC16C652_UARTB
),
86 .mapbase
= (unsigned long)(MX31_CS4_BASE_ADDR
+ PBC_SC16C652_UARTB
),
87 .irq
= EXPIO_INT_XUART_INTB
,
91 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
| UPF_AUTO_IRQ
,
96 static struct platform_device serial_device
= {
100 .platform_data
= serial_platform_data
,
104 static int __init
mxc_init_extuart(void)
106 return platform_device_register(&serial_device
);
109 static const struct imxuart_platform_data uart_pdata __initconst
= {
110 .flags
= IMXUART_HAVE_RTSCTS
,
113 static unsigned int uart_pins
[] = {
120 static inline void mxc_init_imx_uart(void)
122 mxc_iomux_setup_multiple_pins(uart_pins
, ARRAY_SIZE(uart_pins
), "uart-0");
123 imx31_add_imx_uart0(&uart_pdata
);
126 static void mx31ads_expio_irq_handler(u32 irq
, struct irq_desc
*desc
)
132 imr_val
= __raw_readw(PBC_INTMASK_SET_REG
);
133 int_valid
= __raw_readw(PBC_INTSTATUS_REG
) & imr_val
;
135 expio_irq
= MXC_EXP_IO_BASE
;
136 for (; int_valid
!= 0; int_valid
>>= 1, expio_irq
++) {
137 if ((int_valid
& 1) == 0)
140 generic_handle_irq(expio_irq
);
145 * Disable an expio pin's interrupt by setting the bit in the imr.
146 * @param d an expio virtual irq description
148 static void expio_mask_irq(struct irq_data
*d
)
150 u32 expio
= MXC_IRQ_TO_EXPIO(d
->irq
);
151 /* mask the interrupt */
152 __raw_writew(1 << expio
, PBC_INTMASK_CLEAR_REG
);
153 __raw_readw(PBC_INTMASK_CLEAR_REG
);
157 * Acknowledge an expanded io pin's interrupt by clearing the bit in the isr.
158 * @param d an expio virtual irq description
160 static void expio_ack_irq(struct irq_data
*d
)
162 u32 expio
= MXC_IRQ_TO_EXPIO(d
->irq
);
163 /* clear the interrupt status */
164 __raw_writew(1 << expio
, PBC_INTSTATUS_REG
);
168 * Enable a expio pin's interrupt by clearing the bit in the imr.
169 * @param d an expio virtual irq description
171 static void expio_unmask_irq(struct irq_data
*d
)
173 u32 expio
= MXC_IRQ_TO_EXPIO(d
->irq
);
174 /* unmask the interrupt */
175 __raw_writew(1 << expio
, PBC_INTMASK_SET_REG
);
178 static struct irq_chip expio_irq_chip
= {
179 .name
= "EXPIO(CPLD)",
180 .irq_ack
= expio_ack_irq
,
181 .irq_mask
= expio_mask_irq
,
182 .irq_unmask
= expio_unmask_irq
,
185 static void __init
mx31ads_init_expio(void)
189 printk(KERN_INFO
"MX31ADS EXPIO(CPLD) hardware\n");
192 * Configure INT line as GPIO input
194 mxc_iomux_alloc_pin(IOMUX_MODE(MX31_PIN_GPIO1_4
, IOMUX_CONFIG_GPIO
), "expio");
196 /* disable the interrupt and clear the status */
197 __raw_writew(0xFFFF, PBC_INTMASK_CLEAR_REG
);
198 __raw_writew(0xFFFF, PBC_INTSTATUS_REG
);
199 for (i
= MXC_EXP_IO_BASE
; i
< (MXC_EXP_IO_BASE
+ MXC_MAX_EXP_IO_LINES
);
201 irq_set_chip_and_handler(i
, &expio_irq_chip
, handle_level_irq
);
202 set_irq_flags(i
, IRQF_VALID
);
204 irq_set_irq_type(EXPIO_PARENT_INT
, IRQ_TYPE_LEVEL_HIGH
);
205 irq_set_chained_handler(EXPIO_PARENT_INT
, mx31ads_expio_irq_handler
);
208 #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
209 /* This section defines setup for the Wolfson Microelectronics
210 * 1133-EV1 PMU/audio board. When other PMU boards are supported the
211 * regulator definitions may be shared with them, but for now they can
212 * only be used with this board so would generate warnings about
213 * unused statics and some of the configuration is specific to this
218 static struct regulator_consumer_supply sw1a_consumers
[] = {
224 static struct regulator_init_data sw1a_data
= {
229 .valid_ops_mask
= REGULATOR_CHANGE_VOLTAGE
|
230 REGULATOR_CHANGE_MODE
,
231 .valid_modes_mask
= REGULATOR_MODE_NORMAL
|
235 .mode
= REGULATOR_MODE_NORMAL
,
238 .initial_state
= PM_SUSPEND_MEM
,
242 .num_consumer_supplies
= ARRAY_SIZE(sw1a_consumers
),
243 .consumer_supplies
= sw1a_consumers
,
246 /* System IO - High */
247 static struct regulator_init_data viohi_data
= {
254 .mode
= REGULATOR_MODE_NORMAL
,
257 .initial_state
= PM_SUSPEND_MEM
,
263 /* System IO - Low */
264 static struct regulator_init_data violo_data
= {
271 .mode
= REGULATOR_MODE_NORMAL
,
274 .initial_state
= PM_SUSPEND_MEM
,
281 static struct regulator_init_data sw2a_data
= {
286 .valid_modes_mask
= REGULATOR_MODE_NORMAL
,
289 .mode
= REGULATOR_MODE_NORMAL
,
293 .mode
= REGULATOR_MODE_NORMAL
,
298 .initial_state
= PM_SUSPEND_MEM
,
302 static struct regulator_init_data ldo1_data
= {
304 .name
= "VCAM/VMMC1/VMMC2",
307 .valid_modes_mask
= REGULATOR_MODE_NORMAL
,
308 .valid_ops_mask
= REGULATOR_CHANGE_STATUS
,
313 static struct regulator_consumer_supply ldo2_consumers
[] = {
314 { .supply
= "AVDD", .dev_name
= "1-001a" },
315 { .supply
= "HPVDD", .dev_name
= "1-001a" },
319 static struct regulator_init_data ldo2_data
= {
321 .name
= "VESIM/VSIM/AVDD",
324 .valid_modes_mask
= REGULATOR_MODE_NORMAL
,
325 .valid_ops_mask
= REGULATOR_CHANGE_STATUS
,
328 .num_consumer_supplies
= ARRAY_SIZE(ldo2_consumers
),
329 .consumer_supplies
= ldo2_consumers
,
333 static struct regulator_init_data vdig_data
= {
338 .valid_modes_mask
= REGULATOR_MODE_NORMAL
,
346 static struct regulator_init_data ldo4_data
= {
348 .name
= "VRF1/CVDD_2.775",
351 .valid_modes_mask
= REGULATOR_MODE_NORMAL
,
358 static struct wm8350_led_platform_data wm8350_led_data
= {
359 .name
= "wm8350:white",
360 .default_trigger
= "heartbeat",
364 static struct wm8350_audio_platform_data imx32ads_wm8350_setup
= {
365 .vmid_discharge_msecs
= 1000,
367 .cap_discharge_msecs
= 700,
368 .vmid_charge_msecs
= 700,
369 .vmid_s_curve
= WM8350_S_CURVE_SLOW
,
370 .dis_out4
= WM8350_DISCHARGE_SLOW
,
371 .dis_out3
= WM8350_DISCHARGE_SLOW
,
372 .dis_out2
= WM8350_DISCHARGE_SLOW
,
373 .dis_out1
= WM8350_DISCHARGE_SLOW
,
374 .vroi_out4
= WM8350_TIE_OFF_500R
,
375 .vroi_out3
= WM8350_TIE_OFF_500R
,
376 .vroi_out2
= WM8350_TIE_OFF_500R
,
377 .vroi_out1
= WM8350_TIE_OFF_500R
,
379 .codec_current_on
= WM8350_CODEC_ISEL_1_0
,
380 .codec_current_standby
= WM8350_CODEC_ISEL_0_5
,
381 .codec_current_charge
= WM8350_CODEC_ISEL_1_5
,
384 static int mx31_wm8350_init(struct wm8350
*wm8350
)
386 wm8350_gpio_config(wm8350
, 0, WM8350_GPIO_DIR_IN
,
387 WM8350_GPIO0_PWR_ON_IN
, WM8350_GPIO_ACTIVE_LOW
,
388 WM8350_GPIO_PULL_UP
, WM8350_GPIO_INVERT_OFF
,
389 WM8350_GPIO_DEBOUNCE_ON
);
391 wm8350_gpio_config(wm8350
, 3, WM8350_GPIO_DIR_IN
,
392 WM8350_GPIO3_PWR_OFF_IN
, WM8350_GPIO_ACTIVE_HIGH
,
393 WM8350_GPIO_PULL_DOWN
, WM8350_GPIO_INVERT_OFF
,
394 WM8350_GPIO_DEBOUNCE_ON
);
396 wm8350_gpio_config(wm8350
, 4, WM8350_GPIO_DIR_IN
,
397 WM8350_GPIO4_MR_IN
, WM8350_GPIO_ACTIVE_HIGH
,
398 WM8350_GPIO_PULL_DOWN
, WM8350_GPIO_INVERT_OFF
,
399 WM8350_GPIO_DEBOUNCE_OFF
);
401 wm8350_gpio_config(wm8350
, 7, WM8350_GPIO_DIR_IN
,
402 WM8350_GPIO7_HIBERNATE_IN
, WM8350_GPIO_ACTIVE_HIGH
,
403 WM8350_GPIO_PULL_DOWN
, WM8350_GPIO_INVERT_OFF
,
404 WM8350_GPIO_DEBOUNCE_OFF
);
406 wm8350_gpio_config(wm8350
, 6, WM8350_GPIO_DIR_OUT
,
407 WM8350_GPIO6_SDOUT_OUT
, WM8350_GPIO_ACTIVE_HIGH
,
408 WM8350_GPIO_PULL_NONE
, WM8350_GPIO_INVERT_OFF
,
409 WM8350_GPIO_DEBOUNCE_OFF
);
411 wm8350_gpio_config(wm8350
, 8, WM8350_GPIO_DIR_OUT
,
412 WM8350_GPIO8_VCC_FAULT_OUT
, WM8350_GPIO_ACTIVE_LOW
,
413 WM8350_GPIO_PULL_NONE
, WM8350_GPIO_INVERT_OFF
,
414 WM8350_GPIO_DEBOUNCE_OFF
);
416 wm8350_gpio_config(wm8350
, 9, WM8350_GPIO_DIR_OUT
,
417 WM8350_GPIO9_BATT_FAULT_OUT
, WM8350_GPIO_ACTIVE_LOW
,
418 WM8350_GPIO_PULL_NONE
, WM8350_GPIO_INVERT_OFF
,
419 WM8350_GPIO_DEBOUNCE_OFF
);
421 wm8350_register_regulator(wm8350
, WM8350_DCDC_1
, &sw1a_data
);
422 wm8350_register_regulator(wm8350
, WM8350_DCDC_3
, &viohi_data
);
423 wm8350_register_regulator(wm8350
, WM8350_DCDC_4
, &violo_data
);
424 wm8350_register_regulator(wm8350
, WM8350_DCDC_6
, &sw2a_data
);
425 wm8350_register_regulator(wm8350
, WM8350_LDO_1
, &ldo1_data
);
426 wm8350_register_regulator(wm8350
, WM8350_LDO_2
, &ldo2_data
);
427 wm8350_register_regulator(wm8350
, WM8350_LDO_3
, &vdig_data
);
428 wm8350_register_regulator(wm8350
, WM8350_LDO_4
, &ldo4_data
);
431 wm8350_dcdc_set_slot(wm8350
, WM8350_DCDC_5
, 1, 1,
432 WM8350_DC5_ERRACT_SHUTDOWN_CONV
);
433 wm8350_isink_set_flash(wm8350
, WM8350_ISINK_A
,
434 WM8350_ISINK_FLASH_DISABLE
,
435 WM8350_ISINK_FLASH_TRIG_BIT
,
436 WM8350_ISINK_FLASH_DUR_32MS
,
437 WM8350_ISINK_FLASH_ON_INSTANT
,
438 WM8350_ISINK_FLASH_OFF_INSTANT
,
439 WM8350_ISINK_FLASH_MODE_EN
);
440 wm8350_dcdc25_set_mode(wm8350
, WM8350_DCDC_5
,
441 WM8350_ISINK_MODE_BOOST
,
442 WM8350_ISINK_ILIM_NORMAL
,
444 WM8350_DC5_FBSRC_ISINKA
);
445 wm8350_register_led(wm8350
, 0, WM8350_DCDC_5
, WM8350_ISINK_A
,
448 wm8350
->codec
.platform_data
= &imx32ads_wm8350_setup
;
450 regulator_has_full_constraints();
455 static struct wm8350_platform_data __initdata mx31_wm8350_pdata
= {
456 .init
= mx31_wm8350_init
,
457 .irq_base
= MXC_BOARD_IRQ_START
+ MXC_MAX_EXP_IO_LINES
,
461 static struct i2c_board_info __initdata mx31ads_i2c1_devices
[] = {
462 #ifdef CONFIG_MACH_MX31ADS_WM1133_EV1
464 I2C_BOARD_INFO("wm8350", 0x1a),
465 .platform_data
= &mx31_wm8350_pdata
,
466 .irq
= IOMUX_TO_IRQ(MX31_PIN_GPIO1_3
),
471 static void __init
mxc_init_i2c(void)
473 i2c_register_board_info(1, mx31ads_i2c1_devices
,
474 ARRAY_SIZE(mx31ads_i2c1_devices
));
476 mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MOSI
, IOMUX_CONFIG_ALT1
));
477 mxc_iomux_mode(IOMUX_MODE(MX31_PIN_CSPI2_MISO
, IOMUX_CONFIG_ALT1
));
479 imx31_add_imx_i2c1(NULL
);
482 static unsigned int ssi_pins
[] = {
485 MX31_PIN_SRXD5__SRXD5
,
486 MX31_PIN_STXD5__STXD5
,
489 static void __init
mxc_init_audio(void)
491 imx31_add_imx_ssi(0, NULL
);
492 mxc_iomux_setup_multiple_pins(ssi_pins
, ARRAY_SIZE(ssi_pins
), "ssi");
495 /* static mappings */
496 static struct map_desc mx31ads_io_desc
[] __initdata
= {
498 .virtual = MX31_CS4_BASE_ADDR_VIRT
,
499 .pfn
= __phys_to_pfn(MX31_CS4_BASE_ADDR
),
500 .length
= MX31_CS4_SIZE
/ 2,
505 static void __init
mx31ads_map_io(void)
508 iotable_init(mx31ads_io_desc
, ARRAY_SIZE(mx31ads_io_desc
));
511 static void __init
mx31ads_init_irq(void)
514 mx31ads_init_expio();
517 static void __init
mx31ads_init(void)
527 static void __init
mx31ads_timer_init(void)
529 mx31_clocks_init(26000000);
532 static struct sys_timer mx31ads_timer
= {
533 .init
= mx31ads_timer_init
,
536 MACHINE_START(MX31ADS
, "Freescale MX31ADS")
537 /* Maintainer: Freescale Semiconductor, Inc. */
538 .atag_offset
= 0x100,
539 .map_io
= mx31ads_map_io
,
540 .init_early
= imx31_init_early
,
541 .init_irq
= mx31ads_init_irq
,
542 .timer
= &mx31ads_timer
,
543 .init_machine
= mx31ads_init
,